Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T5,T7 |
| 1 | 0 | Covered | T4,T5,T7 |
| 1 | 1 | Covered | T4,T5,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T5,T7 |
| 1 | 0 | Covered | T4,T5,T7 |
| 1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
331465509 |
921 |
0 |
0 |
| T4 |
18096 |
7 |
0 |
0 |
| T5 |
49600 |
7 |
0 |
0 |
| T6 |
6562 |
0 |
0 |
0 |
| T7 |
382940 |
7 |
0 |
0 |
| T8 |
1389612 |
0 |
0 |
0 |
| T9 |
566582 |
0 |
0 |
0 |
| T14 |
11256 |
0 |
0 |
0 |
| T16 |
2636 |
0 |
0 |
0 |
| T17 |
1606 |
0 |
0 |
0 |
| T32 |
6846 |
0 |
0 |
0 |
| T75 |
0 |
7 |
0 |
0 |
| T81 |
0 |
13 |
0 |
0 |
| T158 |
0 |
7 |
0 |
0 |
| T159 |
0 |
7 |
0 |
0 |
| T160 |
0 |
7 |
0 |
0 |
| T161 |
0 |
7 |
0 |
0 |
| T162 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116901033 |
921 |
0 |
0 |
| T4 |
48610 |
7 |
0 |
0 |
| T5 |
42430 |
7 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
52658 |
7 |
0 |
0 |
| T8 |
345940 |
0 |
0 |
0 |
| T9 |
109274 |
0 |
0 |
0 |
| T10 |
354772 |
0 |
0 |
0 |
| T11 |
71798 |
0 |
0 |
0 |
| T12 |
244 |
0 |
0 |
0 |
| T14 |
2950 |
0 |
0 |
0 |
| T75 |
0 |
7 |
0 |
0 |
| T81 |
0 |
13 |
0 |
0 |
| T158 |
0 |
7 |
0 |
0 |
| T159 |
0 |
7 |
0 |
0 |
| T160 |
0 |
7 |
0 |
0 |
| T161 |
0 |
7 |
0 |
0 |
| T162 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
| Conditions | 8 | 2 | 25.00 |
| Logical | 8 | 2 | 25.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T5,T7 |
| 1 | 0 | Covered | T4,T5,T7 |
| 1 | 1 | Covered | T4,T5,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T5,T7 |
| 1 | 0 | Covered | T4,T5,T7 |
| 1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
367 |
0 |
0 |
| T4 |
9048 |
2 |
0 |
0 |
| T5 |
24800 |
2 |
0 |
0 |
| T6 |
3281 |
0 |
0 |
0 |
| T7 |
191470 |
2 |
0 |
0 |
| T8 |
694806 |
0 |
0 |
0 |
| T9 |
283291 |
0 |
0 |
0 |
| T14 |
5628 |
0 |
0 |
0 |
| T16 |
1318 |
0 |
0 |
0 |
| T17 |
803 |
0 |
0 |
0 |
| T32 |
3423 |
0 |
0 |
0 |
| T75 |
0 |
2 |
0 |
0 |
| T81 |
0 |
7 |
0 |
0 |
| T158 |
0 |
2 |
0 |
0 |
| T159 |
0 |
2 |
0 |
0 |
| T160 |
0 |
2 |
0 |
0 |
| T161 |
0 |
2 |
0 |
0 |
| T162 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
367 |
0 |
0 |
| T4 |
24305 |
2 |
0 |
0 |
| T5 |
21215 |
2 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
2 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T10 |
177386 |
0 |
0 |
0 |
| T11 |
35899 |
0 |
0 |
0 |
| T12 |
122 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
| T75 |
0 |
2 |
0 |
0 |
| T81 |
0 |
7 |
0 |
0 |
| T158 |
0 |
2 |
0 |
0 |
| T159 |
0 |
2 |
0 |
0 |
| T160 |
0 |
2 |
0 |
0 |
| T161 |
0 |
2 |
0 |
0 |
| T162 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T5,T7 |
| 1 | 0 | Covered | T4,T5,T7 |
| 1 | 1 | Covered | T4,T5,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T4,T5,T7 |
| 1 | 0 | Covered | T4,T5,T7 |
| 1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
554 |
0 |
0 |
| T4 |
9048 |
5 |
0 |
0 |
| T5 |
24800 |
5 |
0 |
0 |
| T6 |
3281 |
0 |
0 |
0 |
| T7 |
191470 |
5 |
0 |
0 |
| T8 |
694806 |
0 |
0 |
0 |
| T9 |
283291 |
0 |
0 |
0 |
| T14 |
5628 |
0 |
0 |
0 |
| T16 |
1318 |
0 |
0 |
0 |
| T17 |
803 |
0 |
0 |
0 |
| T32 |
3423 |
0 |
0 |
0 |
| T75 |
0 |
5 |
0 |
0 |
| T81 |
0 |
6 |
0 |
0 |
| T158 |
0 |
5 |
0 |
0 |
| T159 |
0 |
5 |
0 |
0 |
| T160 |
0 |
5 |
0 |
0 |
| T161 |
0 |
5 |
0 |
0 |
| T162 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
554 |
0 |
0 |
| T4 |
24305 |
5 |
0 |
0 |
| T5 |
21215 |
5 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
5 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T10 |
177386 |
0 |
0 |
0 |
| T11 |
35899 |
0 |
0 |
0 |
| T12 |
122 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
| T75 |
0 |
5 |
0 |
0 |
| T81 |
0 |
6 |
0 |
0 |
| T158 |
0 |
5 |
0 |
0 |
| T159 |
0 |
5 |
0 |
0 |
| T160 |
0 |
5 |
0 |
0 |
| T161 |
0 |
5 |
0 |
0 |
| T162 |
0 |
5 |
0 |
0 |