Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T4,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T4,T6 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T4,T5 |
| 1 | 0 | Covered | T1,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T4,T6 |
| 0 |
0 |
Covered |
T1,T4,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
5829571 |
0 |
0 |
| T1 |
190892 |
50434 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
23025 |
0 |
0 |
| T5 |
21215 |
19559 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
25122 |
0 |
0 |
| T8 |
172970 |
2892 |
0 |
0 |
| T9 |
0 |
20480 |
0 |
0 |
| T10 |
0 |
12290 |
0 |
0 |
| T11 |
0 |
470 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
| T47 |
0 |
5160 |
0 |
0 |
| T62 |
0 |
81106 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
23911403 |
0 |
0 |
| T1 |
190892 |
190892 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
24305 |
0 |
0 |
| T5 |
21215 |
20768 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
26329 |
26329 |
0 |
0 |
| T8 |
172970 |
172970 |
0 |
0 |
| T9 |
0 |
53578 |
0 |
0 |
| T10 |
0 |
177386 |
0 |
0 |
| T11 |
0 |
35782 |
0 |
0 |
| T12 |
0 |
122 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
23911403 |
0 |
0 |
| T1 |
190892 |
190892 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
24305 |
0 |
0 |
| T5 |
21215 |
20768 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
26329 |
26329 |
0 |
0 |
| T8 |
172970 |
172970 |
0 |
0 |
| T9 |
0 |
53578 |
0 |
0 |
| T10 |
0 |
177386 |
0 |
0 |
| T11 |
0 |
35782 |
0 |
0 |
| T12 |
0 |
122 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
23911403 |
0 |
0 |
| T1 |
190892 |
190892 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
24305 |
0 |
0 |
| T5 |
21215 |
20768 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
26329 |
26329 |
0 |
0 |
| T8 |
172970 |
172970 |
0 |
0 |
| T9 |
0 |
53578 |
0 |
0 |
| T10 |
0 |
177386 |
0 |
0 |
| T11 |
0 |
35782 |
0 |
0 |
| T12 |
0 |
122 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
5829571 |
0 |
0 |
| T1 |
190892 |
50434 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
23025 |
0 |
0 |
| T5 |
21215 |
19559 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
25122 |
0 |
0 |
| T8 |
172970 |
2892 |
0 |
0 |
| T9 |
0 |
20480 |
0 |
0 |
| T10 |
0 |
12290 |
0 |
0 |
| T11 |
0 |
470 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
| T47 |
0 |
5160 |
0 |
0 |
| T62 |
0 |
81106 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T4,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T4,T6 |
| 1 | 0 | 1 | Covered | T1,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T4,T5 |
| 1 | 0 | Covered | T1,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T4,T6 |
| 0 |
0 |
Covered |
T1,T4,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
6141803 |
0 |
0 |
| T1 |
190892 |
54008 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
24017 |
0 |
0 |
| T5 |
21215 |
20504 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
26057 |
0 |
0 |
| T8 |
172970 |
3076 |
0 |
0 |
| T9 |
0 |
21370 |
0 |
0 |
| T10 |
0 |
13106 |
0 |
0 |
| T11 |
0 |
492 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
| T47 |
0 |
5564 |
0 |
0 |
| T62 |
0 |
85010 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
23911403 |
0 |
0 |
| T1 |
190892 |
190892 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
24305 |
0 |
0 |
| T5 |
21215 |
20768 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
26329 |
26329 |
0 |
0 |
| T8 |
172970 |
172970 |
0 |
0 |
| T9 |
0 |
53578 |
0 |
0 |
| T10 |
0 |
177386 |
0 |
0 |
| T11 |
0 |
35782 |
0 |
0 |
| T12 |
0 |
122 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
23911403 |
0 |
0 |
| T1 |
190892 |
190892 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
24305 |
0 |
0 |
| T5 |
21215 |
20768 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
26329 |
26329 |
0 |
0 |
| T8 |
172970 |
172970 |
0 |
0 |
| T9 |
0 |
53578 |
0 |
0 |
| T10 |
0 |
177386 |
0 |
0 |
| T11 |
0 |
35782 |
0 |
0 |
| T12 |
0 |
122 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
23911403 |
0 |
0 |
| T1 |
190892 |
190892 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
24305 |
0 |
0 |
| T5 |
21215 |
20768 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
26329 |
26329 |
0 |
0 |
| T8 |
172970 |
172970 |
0 |
0 |
| T9 |
0 |
53578 |
0 |
0 |
| T10 |
0 |
177386 |
0 |
0 |
| T11 |
0 |
35782 |
0 |
0 |
| T12 |
0 |
122 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
6141803 |
0 |
0 |
| T1 |
190892 |
54008 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
24017 |
0 |
0 |
| T5 |
21215 |
20504 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
26057 |
0 |
0 |
| T8 |
172970 |
3076 |
0 |
0 |
| T9 |
0 |
21370 |
0 |
0 |
| T10 |
0 |
13106 |
0 |
0 |
| T11 |
0 |
492 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
| T47 |
0 |
5564 |
0 |
0 |
| T62 |
0 |
85010 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T4,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T4,T6 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T4,T6 |
| 0 |
0 |
Covered |
T1,T4,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
23911403 |
0 |
0 |
| T1 |
190892 |
190892 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
24305 |
0 |
0 |
| T5 |
21215 |
20768 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
26329 |
26329 |
0 |
0 |
| T8 |
172970 |
172970 |
0 |
0 |
| T9 |
0 |
53578 |
0 |
0 |
| T10 |
0 |
177386 |
0 |
0 |
| T11 |
0 |
35782 |
0 |
0 |
| T12 |
0 |
122 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
23911403 |
0 |
0 |
| T1 |
190892 |
190892 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
24305 |
0 |
0 |
| T5 |
21215 |
20768 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
26329 |
26329 |
0 |
0 |
| T8 |
172970 |
172970 |
0 |
0 |
| T9 |
0 |
53578 |
0 |
0 |
| T10 |
0 |
177386 |
0 |
0 |
| T11 |
0 |
35782 |
0 |
0 |
| T12 |
0 |
122 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
23911403 |
0 |
0 |
| T1 |
190892 |
190892 |
0 |
0 |
| T2 |
4737 |
0 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
24305 |
0 |
0 |
| T5 |
21215 |
20768 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
26329 |
26329 |
0 |
0 |
| T8 |
172970 |
172970 |
0 |
0 |
| T9 |
0 |
53578 |
0 |
0 |
| T10 |
0 |
177386 |
0 |
0 |
| T11 |
0 |
35782 |
0 |
0 |
| T12 |
0 |
122 |
0 |
0 |
| T13 |
3368 |
0 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T13,T18 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T13,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T13 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T13,T18 |
| 1 | 0 | 1 | Covered | T2,T13,T18 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T13,T18 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T13,T18 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T13,T18 |
| 1 | 0 | Covered | T2,T13,T18 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T13,T18 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T13 |
| 0 |
0 |
Covered |
T2,T3,T13 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T13,T18 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
2453620 |
0 |
0 |
| T2 |
4737 |
1869 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
0 |
0 |
0 |
| T5 |
21215 |
0 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
0 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T13 |
3368 |
2017 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
| T18 |
0 |
21468 |
0 |
0 |
| T20 |
0 |
17662 |
0 |
0 |
| T22 |
0 |
1221 |
0 |
0 |
| T51 |
0 |
39230 |
0 |
0 |
| T53 |
0 |
2700 |
0 |
0 |
| T54 |
0 |
340 |
0 |
0 |
| T55 |
0 |
480 |
0 |
0 |
| T56 |
0 |
39949 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
14496875 |
0 |
0 |
| T2 |
4737 |
4432 |
0 |
0 |
| T3 |
42006 |
38528 |
0 |
0 |
| T4 |
24305 |
0 |
0 |
0 |
| T5 |
21215 |
0 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
0 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T13 |
3368 |
3368 |
0 |
0 |
| T14 |
1475 |
1368 |
0 |
0 |
| T18 |
0 |
62640 |
0 |
0 |
| T19 |
0 |
128456 |
0 |
0 |
| T20 |
0 |
97088 |
0 |
0 |
| T22 |
0 |
3672 |
0 |
0 |
| T51 |
0 |
89389 |
0 |
0 |
| T52 |
0 |
1440 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
14496875 |
0 |
0 |
| T2 |
4737 |
4432 |
0 |
0 |
| T3 |
42006 |
38528 |
0 |
0 |
| T4 |
24305 |
0 |
0 |
0 |
| T5 |
21215 |
0 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
0 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T13 |
3368 |
3368 |
0 |
0 |
| T14 |
1475 |
1368 |
0 |
0 |
| T18 |
0 |
62640 |
0 |
0 |
| T19 |
0 |
128456 |
0 |
0 |
| T20 |
0 |
97088 |
0 |
0 |
| T22 |
0 |
3672 |
0 |
0 |
| T51 |
0 |
89389 |
0 |
0 |
| T52 |
0 |
1440 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
14496875 |
0 |
0 |
| T2 |
4737 |
4432 |
0 |
0 |
| T3 |
42006 |
38528 |
0 |
0 |
| T4 |
24305 |
0 |
0 |
0 |
| T5 |
21215 |
0 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
0 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T13 |
3368 |
3368 |
0 |
0 |
| T14 |
1475 |
1368 |
0 |
0 |
| T18 |
0 |
62640 |
0 |
0 |
| T19 |
0 |
128456 |
0 |
0 |
| T20 |
0 |
97088 |
0 |
0 |
| T22 |
0 |
3672 |
0 |
0 |
| T51 |
0 |
89389 |
0 |
0 |
| T52 |
0 |
1440 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
2453620 |
0 |
0 |
| T2 |
4737 |
1869 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
0 |
0 |
0 |
| T5 |
21215 |
0 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
0 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T13 |
3368 |
2017 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
| T18 |
0 |
21468 |
0 |
0 |
| T20 |
0 |
17662 |
0 |
0 |
| T22 |
0 |
1221 |
0 |
0 |
| T51 |
0 |
39230 |
0 |
0 |
| T53 |
0 |
2700 |
0 |
0 |
| T54 |
0 |
340 |
0 |
0 |
| T55 |
0 |
480 |
0 |
0 |
| T56 |
0 |
39949 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T13,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T13 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T13,T18 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T13,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T13 |
| 0 |
0 |
Covered |
T2,T3,T13 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T13,T18 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
78906 |
0 |
0 |
| T2 |
4737 |
59 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
0 |
0 |
0 |
| T5 |
21215 |
0 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
0 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T13 |
3368 |
65 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
| T18 |
0 |
693 |
0 |
0 |
| T20 |
0 |
567 |
0 |
0 |
| T22 |
0 |
39 |
0 |
0 |
| T51 |
0 |
1257 |
0 |
0 |
| T53 |
0 |
87 |
0 |
0 |
| T54 |
0 |
11 |
0 |
0 |
| T55 |
0 |
16 |
0 |
0 |
| T56 |
0 |
1281 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
14496875 |
0 |
0 |
| T2 |
4737 |
4432 |
0 |
0 |
| T3 |
42006 |
38528 |
0 |
0 |
| T4 |
24305 |
0 |
0 |
0 |
| T5 |
21215 |
0 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
0 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T13 |
3368 |
3368 |
0 |
0 |
| T14 |
1475 |
1368 |
0 |
0 |
| T18 |
0 |
62640 |
0 |
0 |
| T19 |
0 |
128456 |
0 |
0 |
| T20 |
0 |
97088 |
0 |
0 |
| T22 |
0 |
3672 |
0 |
0 |
| T51 |
0 |
89389 |
0 |
0 |
| T52 |
0 |
1440 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
14496875 |
0 |
0 |
| T2 |
4737 |
4432 |
0 |
0 |
| T3 |
42006 |
38528 |
0 |
0 |
| T4 |
24305 |
0 |
0 |
0 |
| T5 |
21215 |
0 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
0 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T13 |
3368 |
3368 |
0 |
0 |
| T14 |
1475 |
1368 |
0 |
0 |
| T18 |
0 |
62640 |
0 |
0 |
| T19 |
0 |
128456 |
0 |
0 |
| T20 |
0 |
97088 |
0 |
0 |
| T22 |
0 |
3672 |
0 |
0 |
| T51 |
0 |
89389 |
0 |
0 |
| T52 |
0 |
1440 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
14496875 |
0 |
0 |
| T2 |
4737 |
4432 |
0 |
0 |
| T3 |
42006 |
38528 |
0 |
0 |
| T4 |
24305 |
0 |
0 |
0 |
| T5 |
21215 |
0 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
0 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T13 |
3368 |
3368 |
0 |
0 |
| T14 |
1475 |
1368 |
0 |
0 |
| T18 |
0 |
62640 |
0 |
0 |
| T19 |
0 |
128456 |
0 |
0 |
| T20 |
0 |
97088 |
0 |
0 |
| T22 |
0 |
3672 |
0 |
0 |
| T51 |
0 |
89389 |
0 |
0 |
| T52 |
0 |
1440 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38967011 |
78906 |
0 |
0 |
| T2 |
4737 |
59 |
0 |
0 |
| T3 |
42006 |
0 |
0 |
0 |
| T4 |
24305 |
0 |
0 |
0 |
| T5 |
21215 |
0 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
26329 |
0 |
0 |
0 |
| T8 |
172970 |
0 |
0 |
0 |
| T9 |
54637 |
0 |
0 |
0 |
| T13 |
3368 |
65 |
0 |
0 |
| T14 |
1475 |
0 |
0 |
0 |
| T18 |
0 |
693 |
0 |
0 |
| T20 |
0 |
567 |
0 |
0 |
| T22 |
0 |
39 |
0 |
0 |
| T51 |
0 |
1257 |
0 |
0 |
| T53 |
0 |
87 |
0 |
0 |
| T54 |
0 |
11 |
0 |
0 |
| T55 |
0 |
16 |
0 |
0 |
| T56 |
0 |
1281 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T4,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T4,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T4,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T6,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T4,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T4,T6 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T4,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T4,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
502406 |
0 |
0 |
| T1 |
114937 |
832 |
0 |
0 |
| T2 |
7249 |
0 |
0 |
0 |
| T3 |
253374 |
0 |
0 |
0 |
| T4 |
9048 |
832 |
0 |
0 |
| T5 |
24800 |
832 |
0 |
0 |
| T6 |
3281 |
834 |
0 |
0 |
| T7 |
0 |
832 |
0 |
0 |
| T8 |
0 |
832 |
0 |
0 |
| T9 |
0 |
832 |
0 |
0 |
| T10 |
0 |
832 |
0 |
0 |
| T11 |
0 |
2554 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
24843 |
0 |
0 |
0 |
| T15 |
3379 |
0 |
0 |
0 |
| T16 |
1318 |
0 |
0 |
0 |
| T17 |
803 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
502406 |
0 |
0 |
| T1 |
114937 |
832 |
0 |
0 |
| T2 |
7249 |
0 |
0 |
0 |
| T3 |
253374 |
0 |
0 |
0 |
| T4 |
9048 |
832 |
0 |
0 |
| T5 |
24800 |
832 |
0 |
0 |
| T6 |
3281 |
834 |
0 |
0 |
| T7 |
0 |
832 |
0 |
0 |
| T8 |
0 |
832 |
0 |
0 |
| T9 |
0 |
832 |
0 |
0 |
| T10 |
0 |
832 |
0 |
0 |
| T11 |
0 |
2554 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
24843 |
0 |
0 |
0 |
| T15 |
3379 |
0 |
0 |
0 |
| T16 |
1318 |
0 |
0 |
0 |
| T17 |
803 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 13 | 86.67 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 8 | 33.33 |
| Logical | 24 | 8 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
6 |
66.67 |
| TERNARY |
130 |
2 |
1 |
50.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T13,T18 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T13,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T13,T18,T51 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T13,T18 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T13,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T13,T18 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
72880 |
0 |
0 |
| T2 |
7249 |
49 |
0 |
0 |
| T3 |
253374 |
0 |
0 |
0 |
| T4 |
9048 |
0 |
0 |
0 |
| T5 |
24800 |
0 |
0 |
0 |
| T6 |
3281 |
0 |
0 |
0 |
| T13 |
24843 |
19 |
0 |
0 |
| T15 |
3379 |
0 |
0 |
0 |
| T16 |
1318 |
0 |
0 |
0 |
| T17 |
803 |
0 |
0 |
0 |
| T18 |
0 |
2133 |
0 |
0 |
| T20 |
0 |
562 |
0 |
0 |
| T22 |
0 |
57 |
0 |
0 |
| T32 |
3423 |
0 |
0 |
0 |
| T51 |
0 |
671 |
0 |
0 |
| T53 |
0 |
63 |
0 |
0 |
| T54 |
0 |
59 |
0 |
0 |
| T55 |
0 |
17 |
0 |
0 |
| T56 |
0 |
582 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
110432359 |
0 |
0 |
| T1 |
114937 |
114932 |
0 |
0 |
| T2 |
7249 |
7177 |
0 |
0 |
| T3 |
253374 |
253290 |
0 |
0 |
| T4 |
9048 |
8998 |
0 |
0 |
| T5 |
24800 |
24702 |
0 |
0 |
| T6 |
3281 |
3188 |
0 |
0 |
| T13 |
24843 |
24767 |
0 |
0 |
| T15 |
3379 |
2550 |
0 |
0 |
| T16 |
1318 |
1267 |
0 |
0 |
| T17 |
803 |
737 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110488503 |
72880 |
0 |
0 |
| T2 |
7249 |
49 |
0 |
0 |
| T3 |
253374 |
0 |
0 |
0 |
| T4 |
9048 |
0 |
0 |
0 |
| T5 |
24800 |
0 |
0 |
0 |
| T6 |
3281 |
0 |
0 |
0 |
| T13 |
24843 |
19 |
0 |
0 |
| T15 |
3379 |
0 |
0 |
0 |
| T16 |
1318 |
0 |
0 |
0 |
| T17 |
803 |
0 |
0 |
0 |
| T18 |
0 |
2133 |
0 |
0 |
| T20 |
0 |
562 |
0 |
0 |
| T22 |
0 |
57 |
0 |
0 |
| T32 |
3423 |
0 |
0 |
0 |
| T51 |
0 |
671 |
0 |
0 |
| T53 |
0 |
63 |
0 |
0 |
| T54 |
0 |
59 |
0 |
0 |
| T55 |
0 |
17 |
0 |
0 |
| T56 |
0 |
582 |
0 |
0 |