Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T13,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T13,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T13,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T13,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T13,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
45249 |
0 |
0 |
T2 |
7249 |
49 |
0 |
0 |
T3 |
253374 |
0 |
0 |
0 |
T4 |
9048 |
0 |
0 |
0 |
T5 |
24800 |
0 |
0 |
0 |
T6 |
3281 |
0 |
0 |
0 |
T13 |
24843 |
19 |
0 |
0 |
T15 |
3379 |
0 |
0 |
0 |
T16 |
1318 |
0 |
0 |
0 |
T17 |
803 |
0 |
0 |
0 |
T18 |
0 |
464 |
0 |
0 |
T20 |
0 |
562 |
0 |
0 |
T22 |
0 |
57 |
0 |
0 |
T32 |
3423 |
0 |
0 |
0 |
T51 |
0 |
671 |
0 |
0 |
T53 |
0 |
63 |
0 |
0 |
T54 |
0 |
59 |
0 |
0 |
T55 |
0 |
17 |
0 |
0 |
T56 |
0 |
582 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
110432359 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
110432359 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
110432359 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
45249 |
0 |
0 |
T2 |
7249 |
49 |
0 |
0 |
T3 |
253374 |
0 |
0 |
0 |
T4 |
9048 |
0 |
0 |
0 |
T5 |
24800 |
0 |
0 |
0 |
T6 |
3281 |
0 |
0 |
0 |
T13 |
24843 |
19 |
0 |
0 |
T15 |
3379 |
0 |
0 |
0 |
T16 |
1318 |
0 |
0 |
0 |
T17 |
803 |
0 |
0 |
0 |
T18 |
0 |
464 |
0 |
0 |
T20 |
0 |
562 |
0 |
0 |
T22 |
0 |
57 |
0 |
0 |
T32 |
3423 |
0 |
0 |
0 |
T51 |
0 |
671 |
0 |
0 |
T53 |
0 |
63 |
0 |
0 |
T54 |
0 |
59 |
0 |
0 |
T55 |
0 |
17 |
0 |
0 |
T56 |
0 |
582 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T18,T57,T58 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T13,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T13,T18,T51 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T13,T18 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T13,T18 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T18,T57,T58 |
1 | 0 | Covered | T2,T13,T18 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T13,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T13,T18 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T13,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T13,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
72880 |
0 |
0 |
T2 |
7249 |
49 |
0 |
0 |
T3 |
253374 |
0 |
0 |
0 |
T4 |
9048 |
0 |
0 |
0 |
T5 |
24800 |
0 |
0 |
0 |
T6 |
3281 |
0 |
0 |
0 |
T13 |
24843 |
19 |
0 |
0 |
T15 |
3379 |
0 |
0 |
0 |
T16 |
1318 |
0 |
0 |
0 |
T17 |
803 |
0 |
0 |
0 |
T18 |
0 |
2133 |
0 |
0 |
T20 |
0 |
562 |
0 |
0 |
T22 |
0 |
57 |
0 |
0 |
T32 |
3423 |
0 |
0 |
0 |
T51 |
0 |
671 |
0 |
0 |
T53 |
0 |
63 |
0 |
0 |
T54 |
0 |
59 |
0 |
0 |
T55 |
0 |
17 |
0 |
0 |
T56 |
0 |
582 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
110432359 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
110432359 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
110432359 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
72880 |
0 |
0 |
T2 |
7249 |
49 |
0 |
0 |
T3 |
253374 |
0 |
0 |
0 |
T4 |
9048 |
0 |
0 |
0 |
T5 |
24800 |
0 |
0 |
0 |
T6 |
3281 |
0 |
0 |
0 |
T13 |
24843 |
19 |
0 |
0 |
T15 |
3379 |
0 |
0 |
0 |
T16 |
1318 |
0 |
0 |
0 |
T17 |
803 |
0 |
0 |
0 |
T18 |
0 |
2133 |
0 |
0 |
T20 |
0 |
562 |
0 |
0 |
T22 |
0 |
57 |
0 |
0 |
T32 |
3423 |
0 |
0 |
0 |
T51 |
0 |
671 |
0 |
0 |
T53 |
0 |
63 |
0 |
0 |
T54 |
0 |
59 |
0 |
0 |
T55 |
0 |
17 |
0 |
0 |
T56 |
0 |
582 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T13,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T13,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T13,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T13,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T13,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
45249 |
0 |
0 |
T2 |
7249 |
49 |
0 |
0 |
T3 |
253374 |
0 |
0 |
0 |
T4 |
9048 |
0 |
0 |
0 |
T5 |
24800 |
0 |
0 |
0 |
T6 |
3281 |
0 |
0 |
0 |
T13 |
24843 |
19 |
0 |
0 |
T15 |
3379 |
0 |
0 |
0 |
T16 |
1318 |
0 |
0 |
0 |
T17 |
803 |
0 |
0 |
0 |
T18 |
0 |
464 |
0 |
0 |
T20 |
0 |
562 |
0 |
0 |
T22 |
0 |
57 |
0 |
0 |
T32 |
3423 |
0 |
0 |
0 |
T51 |
0 |
671 |
0 |
0 |
T53 |
0 |
63 |
0 |
0 |
T54 |
0 |
59 |
0 |
0 |
T55 |
0 |
17 |
0 |
0 |
T56 |
0 |
582 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
110432359 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
110432359 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
110432359 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110488503 |
45249 |
0 |
0 |
T2 |
7249 |
49 |
0 |
0 |
T3 |
253374 |
0 |
0 |
0 |
T4 |
9048 |
0 |
0 |
0 |
T5 |
24800 |
0 |
0 |
0 |
T6 |
3281 |
0 |
0 |
0 |
T13 |
24843 |
19 |
0 |
0 |
T15 |
3379 |
0 |
0 |
0 |
T16 |
1318 |
0 |
0 |
0 |
T17 |
803 |
0 |
0 |
0 |
T18 |
0 |
464 |
0 |
0 |
T20 |
0 |
562 |
0 |
0 |
T22 |
0 |
57 |
0 |
0 |
T32 |
3423 |
0 |
0 |
0 |
T51 |
0 |
671 |
0 |
0 |
T53 |
0 |
63 |
0 |
0 |
T54 |
0 |
59 |
0 |
0 |
T55 |
0 |
17 |
0 |
0 |
T56 |
0 |
582 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
2941181 |
0 |
0 |
T1 |
114937 |
3418 |
0 |
0 |
T2 |
7249 |
1363 |
0 |
0 |
T3 |
253374 |
416 |
0 |
0 |
T4 |
9048 |
1187 |
0 |
0 |
T5 |
24800 |
2558 |
0 |
0 |
T6 |
3281 |
1726 |
0 |
0 |
T13 |
24843 |
4270 |
0 |
0 |
T15 |
3379 |
1 |
0 |
0 |
T16 |
1318 |
41 |
0 |
0 |
T17 |
803 |
12 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
829 |
829 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
4606259 |
0 |
0 |
T1 |
114937 |
2584 |
0 |
0 |
T2 |
7249 |
1363 |
0 |
0 |
T3 |
253374 |
416 |
0 |
0 |
T4 |
9048 |
1187 |
0 |
0 |
T5 |
24800 |
2558 |
0 |
0 |
T6 |
3281 |
1095 |
0 |
0 |
T13 |
24843 |
4270 |
0 |
0 |
T15 |
3379 |
1 |
0 |
0 |
T16 |
1318 |
41 |
0 |
0 |
T17 |
803 |
12 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
829 |
829 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
596517 |
0 |
0 |
T1 |
114937 |
1663 |
0 |
0 |
T2 |
7249 |
0 |
0 |
0 |
T3 |
253374 |
0 |
0 |
0 |
T4 |
9048 |
832 |
0 |
0 |
T5 |
24800 |
832 |
0 |
0 |
T6 |
3281 |
1665 |
0 |
0 |
T7 |
0 |
832 |
0 |
0 |
T8 |
0 |
832 |
0 |
0 |
T9 |
0 |
1663 |
0 |
0 |
T10 |
0 |
1663 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
1663 |
0 |
0 |
T13 |
24843 |
0 |
0 |
0 |
T15 |
3379 |
0 |
0 |
0 |
T16 |
1318 |
0 |
0 |
0 |
T17 |
803 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
829 |
829 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
527561 |
0 |
0 |
T1 |
114937 |
832 |
0 |
0 |
T2 |
7249 |
0 |
0 |
0 |
T3 |
253374 |
0 |
0 |
0 |
T4 |
9048 |
832 |
0 |
0 |
T5 |
24800 |
832 |
0 |
0 |
T6 |
3281 |
834 |
0 |
0 |
T7 |
0 |
832 |
0 |
0 |
T8 |
0 |
832 |
0 |
0 |
T9 |
0 |
832 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
0 |
2554 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
24843 |
0 |
0 |
0 |
T15 |
3379 |
0 |
0 |
0 |
T16 |
1318 |
0 |
0 |
0 |
T17 |
803 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
829 |
829 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
56386 |
0 |
0 |
T2 |
7249 |
49 |
0 |
0 |
T3 |
253374 |
0 |
0 |
0 |
T4 |
9048 |
0 |
0 |
0 |
T5 |
24800 |
0 |
0 |
0 |
T6 |
3281 |
0 |
0 |
0 |
T13 |
24843 |
19 |
0 |
0 |
T15 |
3379 |
0 |
0 |
0 |
T16 |
1318 |
0 |
0 |
0 |
T17 |
803 |
0 |
0 |
0 |
T18 |
0 |
464 |
0 |
0 |
T20 |
0 |
562 |
0 |
0 |
T22 |
0 |
57 |
0 |
0 |
T32 |
3423 |
0 |
0 |
0 |
T51 |
0 |
671 |
0 |
0 |
T53 |
0 |
63 |
0 |
0 |
T54 |
0 |
59 |
0 |
0 |
T55 |
0 |
17 |
0 |
0 |
T56 |
0 |
582 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
829 |
829 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
81616 |
0 |
0 |
T2 |
7249 |
49 |
0 |
0 |
T3 |
253374 |
0 |
0 |
0 |
T4 |
9048 |
0 |
0 |
0 |
T5 |
24800 |
0 |
0 |
0 |
T6 |
3281 |
0 |
0 |
0 |
T13 |
24843 |
19 |
0 |
0 |
T15 |
3379 |
0 |
0 |
0 |
T16 |
1318 |
0 |
0 |
0 |
T17 |
803 |
0 |
0 |
0 |
T18 |
0 |
2133 |
0 |
0 |
T20 |
0 |
562 |
0 |
0 |
T22 |
0 |
57 |
0 |
0 |
T32 |
3423 |
0 |
0 |
0 |
T51 |
0 |
671 |
0 |
0 |
T53 |
0 |
63 |
0 |
0 |
T54 |
0 |
59 |
0 |
0 |
T55 |
0 |
17 |
0 |
0 |
T56 |
0 |
582 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112586037 |
112484980 |
0 |
0 |
T1 |
114937 |
114932 |
0 |
0 |
T2 |
7249 |
7177 |
0 |
0 |
T3 |
253374 |
253290 |
0 |
0 |
T4 |
9048 |
8998 |
0 |
0 |
T5 |
24800 |
24702 |
0 |
0 |
T6 |
3281 |
3188 |
0 |
0 |
T13 |
24843 |
24767 |
0 |
0 |
T15 |
3379 |
2550 |
0 |
0 |
T16 |
1318 |
1267 |
0 |
0 |
T17 |
803 |
737 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
829 |
829 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |