Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T5,T82 |
| 1 | 0 | Covered | T3,T5,T82 |
| 1 | 1 | Covered | T3,T5,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T5,T82 |
| 1 | 0 | Covered | T3,T5,T82 |
| 1 | 1 | Covered | T3,T5,T82 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
317847861 |
795 |
0 |
0 |
| T3 |
186790 |
7 |
0 |
0 |
| T4 |
142502 |
0 |
0 |
0 |
| T5 |
1631392 |
17 |
0 |
0 |
| T6 |
975764 |
0 |
0 |
0 |
| T11 |
1574938 |
0 |
0 |
0 |
| T12 |
6164 |
0 |
0 |
0 |
| T13 |
11460 |
0 |
0 |
0 |
| T14 |
3614 |
0 |
0 |
0 |
| T15 |
2576 |
0 |
0 |
0 |
| T16 |
2436 |
0 |
0 |
0 |
| T82 |
0 |
7 |
0 |
0 |
| T83 |
0 |
7 |
0 |
0 |
| T84 |
0 |
6 |
0 |
0 |
| T111 |
0 |
7 |
0 |
0 |
| T137 |
0 |
7 |
0 |
0 |
| T159 |
0 |
10 |
0 |
0 |
| T160 |
0 |
12 |
0 |
0 |
| T161 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
107201442 |
795 |
0 |
0 |
| T3 |
55074 |
7 |
0 |
0 |
| T4 |
356208 |
0 |
0 |
0 |
| T5 |
202740 |
17 |
0 |
0 |
| T6 |
322976 |
0 |
0 |
0 |
| T7 |
274480 |
0 |
0 |
0 |
| T8 |
266244 |
0 |
0 |
0 |
| T9 |
241512 |
0 |
0 |
0 |
| T11 |
319432 |
0 |
0 |
0 |
| T12 |
864 |
0 |
0 |
0 |
| T13 |
11768 |
0 |
0 |
0 |
| T82 |
0 |
7 |
0 |
0 |
| T83 |
0 |
7 |
0 |
0 |
| T84 |
0 |
6 |
0 |
0 |
| T111 |
0 |
7 |
0 |
0 |
| T137 |
0 |
7 |
0 |
0 |
| T159 |
0 |
10 |
0 |
0 |
| T160 |
0 |
12 |
0 |
0 |
| T161 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
| Conditions | 8 | 2 | 25.00 |
| Logical | 8 | 2 | 25.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
105949287 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35733814 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T5,T82 |
| 1 | 0 | Covered | T3,T5,T82 |
| 1 | 1 | Covered | T3,T5,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T5,T82 |
| 1 | 0 | Covered | T3,T5,T82 |
| 1 | 1 | Covered | T3,T5,T82 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
105949287 |
314 |
0 |
0 |
| T3 |
93395 |
2 |
0 |
0 |
| T4 |
71251 |
0 |
0 |
0 |
| T5 |
815696 |
9 |
0 |
0 |
| T6 |
487882 |
0 |
0 |
0 |
| T11 |
787469 |
0 |
0 |
0 |
| T12 |
3082 |
0 |
0 |
0 |
| T13 |
5730 |
0 |
0 |
0 |
| T14 |
1807 |
0 |
0 |
0 |
| T15 |
1288 |
0 |
0 |
0 |
| T16 |
1218 |
0 |
0 |
0 |
| T82 |
0 |
2 |
0 |
0 |
| T83 |
0 |
4 |
0 |
0 |
| T84 |
0 |
3 |
0 |
0 |
| T111 |
0 |
2 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T159 |
0 |
5 |
0 |
0 |
| T160 |
0 |
6 |
0 |
0 |
| T161 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35733814 |
314 |
0 |
0 |
| T3 |
27537 |
2 |
0 |
0 |
| T4 |
178104 |
0 |
0 |
0 |
| T5 |
101370 |
9 |
0 |
0 |
| T6 |
161488 |
0 |
0 |
0 |
| T7 |
137240 |
0 |
0 |
0 |
| T8 |
133122 |
0 |
0 |
0 |
| T9 |
120756 |
0 |
0 |
0 |
| T11 |
159716 |
0 |
0 |
0 |
| T12 |
432 |
0 |
0 |
0 |
| T13 |
5884 |
0 |
0 |
0 |
| T82 |
0 |
2 |
0 |
0 |
| T83 |
0 |
4 |
0 |
0 |
| T84 |
0 |
3 |
0 |
0 |
| T111 |
0 |
2 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T159 |
0 |
5 |
0 |
0 |
| T160 |
0 |
6 |
0 |
0 |
| T161 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T5,T82 |
| 1 | 0 | Covered | T3,T5,T82 |
| 1 | 1 | Covered | T3,T5,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T5,T82 |
| 1 | 0 | Covered | T3,T5,T82 |
| 1 | 1 | Covered | T3,T5,T82 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
105949287 |
481 |
0 |
0 |
| T3 |
93395 |
5 |
0 |
0 |
| T4 |
71251 |
0 |
0 |
0 |
| T5 |
815696 |
8 |
0 |
0 |
| T6 |
487882 |
0 |
0 |
0 |
| T11 |
787469 |
0 |
0 |
0 |
| T12 |
3082 |
0 |
0 |
0 |
| T13 |
5730 |
0 |
0 |
0 |
| T14 |
1807 |
0 |
0 |
0 |
| T15 |
1288 |
0 |
0 |
0 |
| T16 |
1218 |
0 |
0 |
0 |
| T82 |
0 |
5 |
0 |
0 |
| T83 |
0 |
3 |
0 |
0 |
| T84 |
0 |
3 |
0 |
0 |
| T111 |
0 |
5 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T159 |
0 |
5 |
0 |
0 |
| T160 |
0 |
6 |
0 |
0 |
| T161 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35733814 |
481 |
0 |
0 |
| T3 |
27537 |
5 |
0 |
0 |
| T4 |
178104 |
0 |
0 |
0 |
| T5 |
101370 |
8 |
0 |
0 |
| T6 |
161488 |
0 |
0 |
0 |
| T7 |
137240 |
0 |
0 |
0 |
| T8 |
133122 |
0 |
0 |
0 |
| T9 |
120756 |
0 |
0 |
0 |
| T11 |
159716 |
0 |
0 |
0 |
| T12 |
432 |
0 |
0 |
0 |
| T13 |
5884 |
0 |
0 |
0 |
| T82 |
0 |
5 |
0 |
0 |
| T83 |
0 |
3 |
0 |
0 |
| T84 |
0 |
3 |
0 |
0 |
| T111 |
0 |
5 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T159 |
0 |
5 |
0 |
0 |
| T160 |
0 |
6 |
0 |
0 |
| T161 |
0 |
5 |
0 |
0 |