Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
4786457 |
0 |
0 |
T2 |
112129 |
49068 |
0 |
0 |
T3 |
27537 |
26285 |
0 |
0 |
T4 |
178104 |
74674 |
0 |
0 |
T5 |
101370 |
38834 |
0 |
0 |
T6 |
161488 |
25646 |
0 |
0 |
T7 |
137240 |
7794 |
0 |
0 |
T8 |
133122 |
98 |
0 |
0 |
T9 |
0 |
19160 |
0 |
0 |
T10 |
0 |
16162 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
T19 |
0 |
916 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
23176160 |
0 |
0 |
T1 |
7260 |
7260 |
0 |
0 |
T2 |
112129 |
110548 |
0 |
0 |
T3 |
27537 |
27537 |
0 |
0 |
T4 |
178104 |
178040 |
0 |
0 |
T5 |
101370 |
100908 |
0 |
0 |
T6 |
161488 |
161488 |
0 |
0 |
T7 |
137240 |
137240 |
0 |
0 |
T8 |
0 |
133122 |
0 |
0 |
T9 |
0 |
120756 |
0 |
0 |
T10 |
0 |
139660 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
23176160 |
0 |
0 |
T1 |
7260 |
7260 |
0 |
0 |
T2 |
112129 |
110548 |
0 |
0 |
T3 |
27537 |
27537 |
0 |
0 |
T4 |
178104 |
178040 |
0 |
0 |
T5 |
101370 |
100908 |
0 |
0 |
T6 |
161488 |
161488 |
0 |
0 |
T7 |
137240 |
137240 |
0 |
0 |
T8 |
0 |
133122 |
0 |
0 |
T9 |
0 |
120756 |
0 |
0 |
T10 |
0 |
139660 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
23176160 |
0 |
0 |
T1 |
7260 |
7260 |
0 |
0 |
T2 |
112129 |
110548 |
0 |
0 |
T3 |
27537 |
27537 |
0 |
0 |
T4 |
178104 |
178040 |
0 |
0 |
T5 |
101370 |
100908 |
0 |
0 |
T6 |
161488 |
161488 |
0 |
0 |
T7 |
137240 |
137240 |
0 |
0 |
T8 |
0 |
133122 |
0 |
0 |
T9 |
0 |
120756 |
0 |
0 |
T10 |
0 |
139660 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
4786457 |
0 |
0 |
T2 |
112129 |
49068 |
0 |
0 |
T3 |
27537 |
26285 |
0 |
0 |
T4 |
178104 |
74674 |
0 |
0 |
T5 |
101370 |
38834 |
0 |
0 |
T6 |
161488 |
25646 |
0 |
0 |
T7 |
137240 |
7794 |
0 |
0 |
T8 |
133122 |
98 |
0 |
0 |
T9 |
0 |
19160 |
0 |
0 |
T10 |
0 |
16162 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
T19 |
0 |
916 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
5059892 |
0 |
0 |
T2 |
112129 |
53356 |
0 |
0 |
T3 |
27537 |
27249 |
0 |
0 |
T4 |
178104 |
77472 |
0 |
0 |
T5 |
101370 |
41076 |
0 |
0 |
T6 |
161488 |
26992 |
0 |
0 |
T7 |
137240 |
8226 |
0 |
0 |
T8 |
133122 |
96 |
0 |
0 |
T9 |
0 |
20432 |
0 |
0 |
T10 |
0 |
16656 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
T19 |
0 |
1040 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
23176160 |
0 |
0 |
T1 |
7260 |
7260 |
0 |
0 |
T2 |
112129 |
110548 |
0 |
0 |
T3 |
27537 |
27537 |
0 |
0 |
T4 |
178104 |
178040 |
0 |
0 |
T5 |
101370 |
100908 |
0 |
0 |
T6 |
161488 |
161488 |
0 |
0 |
T7 |
137240 |
137240 |
0 |
0 |
T8 |
0 |
133122 |
0 |
0 |
T9 |
0 |
120756 |
0 |
0 |
T10 |
0 |
139660 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
23176160 |
0 |
0 |
T1 |
7260 |
7260 |
0 |
0 |
T2 |
112129 |
110548 |
0 |
0 |
T3 |
27537 |
27537 |
0 |
0 |
T4 |
178104 |
178040 |
0 |
0 |
T5 |
101370 |
100908 |
0 |
0 |
T6 |
161488 |
161488 |
0 |
0 |
T7 |
137240 |
137240 |
0 |
0 |
T8 |
0 |
133122 |
0 |
0 |
T9 |
0 |
120756 |
0 |
0 |
T10 |
0 |
139660 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
23176160 |
0 |
0 |
T1 |
7260 |
7260 |
0 |
0 |
T2 |
112129 |
110548 |
0 |
0 |
T3 |
27537 |
27537 |
0 |
0 |
T4 |
178104 |
178040 |
0 |
0 |
T5 |
101370 |
100908 |
0 |
0 |
T6 |
161488 |
161488 |
0 |
0 |
T7 |
137240 |
137240 |
0 |
0 |
T8 |
0 |
133122 |
0 |
0 |
T9 |
0 |
120756 |
0 |
0 |
T10 |
0 |
139660 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
5059892 |
0 |
0 |
T2 |
112129 |
53356 |
0 |
0 |
T3 |
27537 |
27249 |
0 |
0 |
T4 |
178104 |
77472 |
0 |
0 |
T5 |
101370 |
41076 |
0 |
0 |
T6 |
161488 |
26992 |
0 |
0 |
T7 |
137240 |
8226 |
0 |
0 |
T8 |
133122 |
96 |
0 |
0 |
T9 |
0 |
20432 |
0 |
0 |
T10 |
0 |
16656 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
T19 |
0 |
1040 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
23176160 |
0 |
0 |
T1 |
7260 |
7260 |
0 |
0 |
T2 |
112129 |
110548 |
0 |
0 |
T3 |
27537 |
27537 |
0 |
0 |
T4 |
178104 |
178040 |
0 |
0 |
T5 |
101370 |
100908 |
0 |
0 |
T6 |
161488 |
161488 |
0 |
0 |
T7 |
137240 |
137240 |
0 |
0 |
T8 |
0 |
133122 |
0 |
0 |
T9 |
0 |
120756 |
0 |
0 |
T10 |
0 |
139660 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
23176160 |
0 |
0 |
T1 |
7260 |
7260 |
0 |
0 |
T2 |
112129 |
110548 |
0 |
0 |
T3 |
27537 |
27537 |
0 |
0 |
T4 |
178104 |
178040 |
0 |
0 |
T5 |
101370 |
100908 |
0 |
0 |
T6 |
161488 |
161488 |
0 |
0 |
T7 |
137240 |
137240 |
0 |
0 |
T8 |
0 |
133122 |
0 |
0 |
T9 |
0 |
120756 |
0 |
0 |
T10 |
0 |
139660 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
23176160 |
0 |
0 |
T1 |
7260 |
7260 |
0 |
0 |
T2 |
112129 |
110548 |
0 |
0 |
T3 |
27537 |
27537 |
0 |
0 |
T4 |
178104 |
178040 |
0 |
0 |
T5 |
101370 |
100908 |
0 |
0 |
T6 |
161488 |
161488 |
0 |
0 |
T7 |
137240 |
137240 |
0 |
0 |
T8 |
0 |
133122 |
0 |
0 |
T9 |
0 |
120756 |
0 |
0 |
T10 |
0 |
139660 |
0 |
0 |
T11 |
159716 |
0 |
0 |
0 |
T12 |
432 |
0 |
0 |
0 |
T13 |
5884 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T17,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T17,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T11,T12,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T17,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T13,T17,T18 |
1 | 0 | 1 | Covered | T13,T17,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T17,T18 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T13,T17,T18 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T17,T18 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T17,T18 |
1 | 0 | Covered | T13,T17,T18 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T17,T18 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T11,T12,T13 |
0 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T17,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
2084360 |
0 |
0 |
T6 |
161488 |
0 |
0 |
0 |
T7 |
137240 |
0 |
0 |
0 |
T8 |
133122 |
0 |
0 |
0 |
T9 |
120756 |
0 |
0 |
0 |
T10 |
140062 |
0 |
0 |
0 |
T13 |
5884 |
2495 |
0 |
0 |
T17 |
2664 |
750 |
0 |
0 |
T18 |
0 |
271 |
0 |
0 |
T19 |
20384 |
0 |
0 |
0 |
T22 |
0 |
21572 |
0 |
0 |
T58 |
0 |
2577 |
0 |
0 |
T59 |
0 |
503 |
0 |
0 |
T61 |
0 |
3472 |
0 |
0 |
T62 |
0 |
1091 |
0 |
0 |
T63 |
0 |
1560 |
0 |
0 |
T64 |
0 |
2001 |
0 |
0 |
T66 |
80 |
0 |
0 |
0 |
T67 |
134340 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
12002427 |
0 |
0 |
T4 |
178104 |
0 |
0 |
0 |
T5 |
101370 |
0 |
0 |
0 |
T6 |
161488 |
0 |
0 |
0 |
T7 |
137240 |
0 |
0 |
0 |
T8 |
133122 |
0 |
0 |
0 |
T9 |
120756 |
0 |
0 |
0 |
T10 |
140062 |
0 |
0 |
0 |
T11 |
159716 |
152592 |
0 |
0 |
T12 |
432 |
432 |
0 |
0 |
T13 |
5884 |
5048 |
0 |
0 |
T17 |
0 |
2664 |
0 |
0 |
T18 |
0 |
912 |
0 |
0 |
T21 |
0 |
37320 |
0 |
0 |
T22 |
0 |
59928 |
0 |
0 |
T58 |
0 |
6800 |
0 |
0 |
T59 |
0 |
600 |
0 |
0 |
T60 |
0 |
1368 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
12002427 |
0 |
0 |
T4 |
178104 |
0 |
0 |
0 |
T5 |
101370 |
0 |
0 |
0 |
T6 |
161488 |
0 |
0 |
0 |
T7 |
137240 |
0 |
0 |
0 |
T8 |
133122 |
0 |
0 |
0 |
T9 |
120756 |
0 |
0 |
0 |
T10 |
140062 |
0 |
0 |
0 |
T11 |
159716 |
152592 |
0 |
0 |
T12 |
432 |
432 |
0 |
0 |
T13 |
5884 |
5048 |
0 |
0 |
T17 |
0 |
2664 |
0 |
0 |
T18 |
0 |
912 |
0 |
0 |
T21 |
0 |
37320 |
0 |
0 |
T22 |
0 |
59928 |
0 |
0 |
T58 |
0 |
6800 |
0 |
0 |
T59 |
0 |
600 |
0 |
0 |
T60 |
0 |
1368 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
12002427 |
0 |
0 |
T4 |
178104 |
0 |
0 |
0 |
T5 |
101370 |
0 |
0 |
0 |
T6 |
161488 |
0 |
0 |
0 |
T7 |
137240 |
0 |
0 |
0 |
T8 |
133122 |
0 |
0 |
0 |
T9 |
120756 |
0 |
0 |
0 |
T10 |
140062 |
0 |
0 |
0 |
T11 |
159716 |
152592 |
0 |
0 |
T12 |
432 |
432 |
0 |
0 |
T13 |
5884 |
5048 |
0 |
0 |
T17 |
0 |
2664 |
0 |
0 |
T18 |
0 |
912 |
0 |
0 |
T21 |
0 |
37320 |
0 |
0 |
T22 |
0 |
59928 |
0 |
0 |
T58 |
0 |
6800 |
0 |
0 |
T59 |
0 |
600 |
0 |
0 |
T60 |
0 |
1368 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
2084360 |
0 |
0 |
T6 |
161488 |
0 |
0 |
0 |
T7 |
137240 |
0 |
0 |
0 |
T8 |
133122 |
0 |
0 |
0 |
T9 |
120756 |
0 |
0 |
0 |
T10 |
140062 |
0 |
0 |
0 |
T13 |
5884 |
2495 |
0 |
0 |
T17 |
2664 |
750 |
0 |
0 |
T18 |
0 |
271 |
0 |
0 |
T19 |
20384 |
0 |
0 |
0 |
T22 |
0 |
21572 |
0 |
0 |
T58 |
0 |
2577 |
0 |
0 |
T59 |
0 |
503 |
0 |
0 |
T61 |
0 |
3472 |
0 |
0 |
T62 |
0 |
1091 |
0 |
0 |
T63 |
0 |
1560 |
0 |
0 |
T64 |
0 |
2001 |
0 |
0 |
T66 |
80 |
0 |
0 |
0 |
T67 |
134340 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T17,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T11,T12,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T17,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T17,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T17,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T17,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T11,T12,T13 |
0 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T17,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
67009 |
0 |
0 |
T6 |
161488 |
0 |
0 |
0 |
T7 |
137240 |
0 |
0 |
0 |
T8 |
133122 |
0 |
0 |
0 |
T9 |
120756 |
0 |
0 |
0 |
T10 |
140062 |
0 |
0 |
0 |
T13 |
5884 |
78 |
0 |
0 |
T17 |
2664 |
24 |
0 |
0 |
T18 |
0 |
9 |
0 |
0 |
T19 |
20384 |
0 |
0 |
0 |
T22 |
0 |
694 |
0 |
0 |
T58 |
0 |
83 |
0 |
0 |
T59 |
0 |
16 |
0 |
0 |
T61 |
0 |
112 |
0 |
0 |
T62 |
0 |
35 |
0 |
0 |
T63 |
0 |
50 |
0 |
0 |
T64 |
0 |
63 |
0 |
0 |
T66 |
80 |
0 |
0 |
0 |
T67 |
134340 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
12002427 |
0 |
0 |
T4 |
178104 |
0 |
0 |
0 |
T5 |
101370 |
0 |
0 |
0 |
T6 |
161488 |
0 |
0 |
0 |
T7 |
137240 |
0 |
0 |
0 |
T8 |
133122 |
0 |
0 |
0 |
T9 |
120756 |
0 |
0 |
0 |
T10 |
140062 |
0 |
0 |
0 |
T11 |
159716 |
152592 |
0 |
0 |
T12 |
432 |
432 |
0 |
0 |
T13 |
5884 |
5048 |
0 |
0 |
T17 |
0 |
2664 |
0 |
0 |
T18 |
0 |
912 |
0 |
0 |
T21 |
0 |
37320 |
0 |
0 |
T22 |
0 |
59928 |
0 |
0 |
T58 |
0 |
6800 |
0 |
0 |
T59 |
0 |
600 |
0 |
0 |
T60 |
0 |
1368 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
12002427 |
0 |
0 |
T4 |
178104 |
0 |
0 |
0 |
T5 |
101370 |
0 |
0 |
0 |
T6 |
161488 |
0 |
0 |
0 |
T7 |
137240 |
0 |
0 |
0 |
T8 |
133122 |
0 |
0 |
0 |
T9 |
120756 |
0 |
0 |
0 |
T10 |
140062 |
0 |
0 |
0 |
T11 |
159716 |
152592 |
0 |
0 |
T12 |
432 |
432 |
0 |
0 |
T13 |
5884 |
5048 |
0 |
0 |
T17 |
0 |
2664 |
0 |
0 |
T18 |
0 |
912 |
0 |
0 |
T21 |
0 |
37320 |
0 |
0 |
T22 |
0 |
59928 |
0 |
0 |
T58 |
0 |
6800 |
0 |
0 |
T59 |
0 |
600 |
0 |
0 |
T60 |
0 |
1368 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
12002427 |
0 |
0 |
T4 |
178104 |
0 |
0 |
0 |
T5 |
101370 |
0 |
0 |
0 |
T6 |
161488 |
0 |
0 |
0 |
T7 |
137240 |
0 |
0 |
0 |
T8 |
133122 |
0 |
0 |
0 |
T9 |
120756 |
0 |
0 |
0 |
T10 |
140062 |
0 |
0 |
0 |
T11 |
159716 |
152592 |
0 |
0 |
T12 |
432 |
432 |
0 |
0 |
T13 |
5884 |
5048 |
0 |
0 |
T17 |
0 |
2664 |
0 |
0 |
T18 |
0 |
912 |
0 |
0 |
T21 |
0 |
37320 |
0 |
0 |
T22 |
0 |
59928 |
0 |
0 |
T58 |
0 |
6800 |
0 |
0 |
T59 |
0 |
600 |
0 |
0 |
T60 |
0 |
1368 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35733814 |
67009 |
0 |
0 |
T6 |
161488 |
0 |
0 |
0 |
T7 |
137240 |
0 |
0 |
0 |
T8 |
133122 |
0 |
0 |
0 |
T9 |
120756 |
0 |
0 |
0 |
T10 |
140062 |
0 |
0 |
0 |
T13 |
5884 |
78 |
0 |
0 |
T17 |
2664 |
24 |
0 |
0 |
T18 |
0 |
9 |
0 |
0 |
T19 |
20384 |
0 |
0 |
0 |
T22 |
0 |
694 |
0 |
0 |
T58 |
0 |
83 |
0 |
0 |
T59 |
0 |
16 |
0 |
0 |
T61 |
0 |
112 |
0 |
0 |
T62 |
0 |
35 |
0 |
0 |
T63 |
0 |
50 |
0 |
0 |
T64 |
0 |
63 |
0 |
0 |
T66 |
80 |
0 |
0 |
0 |
T67 |
134340 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
469890 |
0 |
0 |
T1 |
7009 |
832 |
0 |
0 |
T2 |
228544 |
832 |
0 |
0 |
T3 |
93395 |
3663 |
0 |
0 |
T4 |
71251 |
3871 |
0 |
0 |
T5 |
815696 |
2899 |
0 |
0 |
T6 |
0 |
832 |
0 |
0 |
T7 |
0 |
836 |
0 |
0 |
T8 |
0 |
832 |
0 |
0 |
T9 |
0 |
832 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
787469 |
0 |
0 |
0 |
T12 |
3082 |
0 |
0 |
0 |
T14 |
1807 |
0 |
0 |
0 |
T15 |
1288 |
0 |
0 |
0 |
T16 |
1218 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
469890 |
0 |
0 |
T1 |
7009 |
832 |
0 |
0 |
T2 |
228544 |
832 |
0 |
0 |
T3 |
93395 |
3663 |
0 |
0 |
T4 |
71251 |
3871 |
0 |
0 |
T5 |
815696 |
2899 |
0 |
0 |
T6 |
0 |
832 |
0 |
0 |
T7 |
0 |
836 |
0 |
0 |
T8 |
0 |
832 |
0 |
0 |
T9 |
0 |
832 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
787469 |
0 |
0 |
0 |
T12 |
3082 |
0 |
0 |
0 |
T14 |
1807 |
0 |
0 |
0 |
T15 |
1288 |
0 |
0 |
0 |
T16 |
1218 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T17,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T17,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T17,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T17,T22,T61 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T13,T17,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T13,T17,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T17,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T17,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
87556 |
0 |
0 |
T6 |
487882 |
0 |
0 |
0 |
T7 |
49369 |
0 |
0 |
0 |
T8 |
935167 |
0 |
0 |
0 |
T9 |
486848 |
0 |
0 |
0 |
T10 |
146832 |
0 |
0 |
0 |
T13 |
5730 |
39 |
0 |
0 |
T17 |
15166 |
44 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T19 |
151449 |
0 |
0 |
0 |
T22 |
0 |
2053 |
0 |
0 |
T58 |
0 |
85 |
0 |
0 |
T61 |
0 |
188 |
0 |
0 |
T62 |
0 |
14 |
0 |
0 |
T63 |
0 |
343 |
0 |
0 |
T64 |
0 |
24 |
0 |
0 |
T65 |
0 |
129 |
0 |
0 |
T66 |
2809 |
0 |
0 |
0 |
T67 |
272382 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
105894170 |
0 |
0 |
T1 |
7009 |
6944 |
0 |
0 |
T2 |
228544 |
228489 |
0 |
0 |
T3 |
93395 |
93309 |
0 |
0 |
T4 |
71251 |
71154 |
0 |
0 |
T5 |
815696 |
815616 |
0 |
0 |
T11 |
787469 |
787387 |
0 |
0 |
T12 |
3082 |
2994 |
0 |
0 |
T14 |
1807 |
1715 |
0 |
0 |
T15 |
1288 |
1238 |
0 |
0 |
T16 |
1218 |
1140 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105949287 |
87556 |
0 |
0 |
T6 |
487882 |
0 |
0 |
0 |
T7 |
49369 |
0 |
0 |
0 |
T8 |
935167 |
0 |
0 |
0 |
T9 |
486848 |
0 |
0 |
0 |
T10 |
146832 |
0 |
0 |
0 |
T13 |
5730 |
39 |
0 |
0 |
T17 |
15166 |
44 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T19 |
151449 |
0 |
0 |
0 |
T22 |
0 |
2053 |
0 |
0 |
T58 |
0 |
85 |
0 |
0 |
T61 |
0 |
188 |
0 |
0 |
T62 |
0 |
14 |
0 |
0 |
T63 |
0 |
343 |
0 |
0 |
T64 |
0 |
24 |
0 |
0 |
T65 |
0 |
129 |
0 |
0 |
T66 |
2809 |
0 |
0 |
0 |
T67 |
272382 |
0 |
0 |
0 |