dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
58.33 100.00 16.67 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.66 99.29 91.20 91.67 96.13 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_egress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.67 86.67 33.33 66.67 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.36 85.00 45.45 55.00 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
86.83 94.37 68.33 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
tb.dut.u_tlul2sram_egress.u_rspfifo
tb.dut.u_tlul2sram_ingress.u_reqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT1,T2,T3
11CoveredT2,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T4,T5
10Not Covered
11CoveredT4,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T4,T5
101Not Covered
110Not Covered
111CoveredT4,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T5,T6
110Not Covered
111CoveredT4,T5,T6

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T5,T6

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT4,T5,T6

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T4,T5
0 0 Covered T2,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39981621 5214432 0 0
DepthKnown_A 39981621 25938487 0 0
RvalidKnown_A 39981621 25938487 0 0
WreadyKnown_A 39981621 25938487 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39981621 5214432 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 5214432 0 0
T4 68895 66 0 0
T5 95484 29628 0 0
T6 513840 2467 0 0
T7 13117 5926 0 0
T8 2190 1938 0 0
T9 0 17917 0 0
T11 0 27832 0 0
T12 0 23620 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0
T60 0 25211 0 0
T86 0 8907 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 25938487 0 0
T2 56005 55464 0 0
T3 68557 0 0 0
T4 68895 68224 0 0
T5 95484 95052 0 0
T6 513840 27667 0 0
T7 0 12570 0 0
T8 0 2190 0 0
T9 0 77664 0 0
T10 0 157322 0 0
T11 0 35180 0 0
T12 0 43390 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 25938487 0 0
T2 56005 55464 0 0
T3 68557 0 0 0
T4 68895 68224 0 0
T5 95484 95052 0 0
T6 513840 27667 0 0
T7 0 12570 0 0
T8 0 2190 0 0
T9 0 77664 0 0
T10 0 157322 0 0
T11 0 35180 0 0
T12 0 43390 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 25938487 0 0
T2 56005 55464 0 0
T3 68557 0 0 0
T4 68895 68224 0 0
T5 95484 95052 0 0
T6 513840 27667 0 0
T7 0 12570 0 0
T8 0 2190 0 0
T9 0 77664 0 0
T10 0 157322 0 0
T11 0 35180 0 0
T12 0 43390 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 5214432 0 0
T4 68895 66 0 0
T5 95484 29628 0 0
T6 513840 2467 0 0
T7 13117 5926 0 0
T8 2190 1938 0 0
T9 0 17917 0 0
T11 0 27832 0 0
T12 0 23620 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0
T60 0 25211 0 0
T86 0 8907 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT1,T2,T3
11CoveredT2,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T4,T5
10Not Covered
11CoveredT4,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T4,T5
101CoveredT4,T5,T6
110Not Covered
111CoveredT4,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T5,T6
110Not Covered
111CoveredT4,T5,T6

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T5,T6

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT1,T2,T3
11CoveredT4,T5,T6

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T4,T5
0 0 Covered T2,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39981621 5495502 0 0
DepthKnown_A 39981621 25938487 0 0
RvalidKnown_A 39981621 25938487 0 0
WreadyKnown_A 39981621 25938487 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39981621 5495502 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 5495502 0 0
T4 68895 64 0 0
T5 95484 31508 0 0
T6 513840 2590 0 0
T7 13117 6170 0 0
T8 2190 2062 0 0
T9 0 18480 0 0
T11 0 28720 0 0
T12 0 24702 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0
T60 0 26207 0 0
T86 0 9906 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 25938487 0 0
T2 56005 55464 0 0
T3 68557 0 0 0
T4 68895 68224 0 0
T5 95484 95052 0 0
T6 513840 27667 0 0
T7 0 12570 0 0
T8 0 2190 0 0
T9 0 77664 0 0
T10 0 157322 0 0
T11 0 35180 0 0
T12 0 43390 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 25938487 0 0
T2 56005 55464 0 0
T3 68557 0 0 0
T4 68895 68224 0 0
T5 95484 95052 0 0
T6 513840 27667 0 0
T7 0 12570 0 0
T8 0 2190 0 0
T9 0 77664 0 0
T10 0 157322 0 0
T11 0 35180 0 0
T12 0 43390 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 25938487 0 0
T2 56005 55464 0 0
T3 68557 0 0 0
T4 68895 68224 0 0
T5 95484 95052 0 0
T6 513840 27667 0 0
T7 0 12570 0 0
T8 0 2190 0 0
T9 0 77664 0 0
T10 0 157322 0 0
T11 0 35180 0 0
T12 0 43390 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 5495502 0 0
T4 68895 64 0 0
T5 95484 31508 0 0
T6 513840 2590 0 0
T7 13117 6170 0 0
T8 2190 2062 0 0
T9 0 18480 0 0
T11 0 28720 0 0
T12 0 24702 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0
T60 0 26207 0 0
T86 0 9906 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T4,T5
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T4,T5
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T4,T5
0 0 Covered T2,T4,T5


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39981621 0 0 0
DepthKnown_A 39981621 25938487 0 0
RvalidKnown_A 39981621 25938487 0 0
WreadyKnown_A 39981621 25938487 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39981621 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 25938487 0 0
T2 56005 55464 0 0
T3 68557 0 0 0
T4 68895 68224 0 0
T5 95484 95052 0 0
T6 513840 27667 0 0
T7 0 12570 0 0
T8 0 2190 0 0
T9 0 77664 0 0
T10 0 157322 0 0
T11 0 35180 0 0
T12 0 43390 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 25938487 0 0
T2 56005 55464 0 0
T3 68557 0 0 0
T4 68895 68224 0 0
T5 95484 95052 0 0
T6 513840 27667 0 0
T7 0 12570 0 0
T8 0 2190 0 0
T9 0 77664 0 0
T10 0 157322 0 0
T11 0 35180 0 0
T12 0 43390 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 25938487 0 0
T2 56005 55464 0 0
T3 68557 0 0 0
T4 68895 68224 0 0
T5 95484 95052 0 0
T6 513840 27667 0 0
T7 0 12570 0 0
T8 0 2190 0 0
T9 0 77664 0 0
T10 0 157322 0 0
T11 0 35180 0 0
T12 0 43390 0 0
T13 2568 0 0 0
T14 656 0 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T13
10CoveredT1,T2,T3
11CoveredT1,T3,T13

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T13
10Not Covered
11CoveredT1,T3,T13

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T3,T13
101Not Covered
110Not Covered
111CoveredT1,T3,T13

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T3,T13
101CoveredT1,T3,T13
110Not Covered
111CoveredT1,T3,T13

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T3,T13

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T3,T13

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T3,T13
10CoveredT1,T3,T13
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T3,T13
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T3,T13
0 0 Covered T1,T3,T13


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T13
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39981621 2230279 0 0
DepthKnown_A 39981621 13498688 0 0
RvalidKnown_A 39981621 13498688 0 0
WreadyKnown_A 39981621 13498688 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39981621 2230279 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 2230279 0 0
T1 5522 2465 0 0
T2 56005 0 0 0
T3 68557 23836 0 0
T4 68895 0 0 0
T5 95484 0 0 0
T6 0 59591 0 0
T13 2568 1514 0 0
T14 656 503 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0
T20 0 1591 0 0
T21 0 14967 0 0
T22 0 1772 0 0
T23 0 33313 0 0
T24 0 1693 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 13498688 0 0
T1 5522 5480 0 0
T2 56005 0 0 0
T3 68557 63656 0 0
T4 68895 0 0 0
T5 95484 0 0 0
T6 0 478704 0 0
T13 2568 2568 0 0
T14 656 656 0 0
T15 1917 1368 0 0
T16 792 792 0 0
T17 153188 143440 0 0
T20 0 5208 0 0
T21 0 28376 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 13498688 0 0
T1 5522 5480 0 0
T2 56005 0 0 0
T3 68557 63656 0 0
T4 68895 0 0 0
T5 95484 0 0 0
T6 0 478704 0 0
T13 2568 2568 0 0
T14 656 656 0 0
T15 1917 1368 0 0
T16 792 792 0 0
T17 153188 143440 0 0
T20 0 5208 0 0
T21 0 28376 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 13498688 0 0
T1 5522 5480 0 0
T2 56005 0 0 0
T3 68557 63656 0 0
T4 68895 0 0 0
T5 95484 0 0 0
T6 0 478704 0 0
T13 2568 2568 0 0
T14 656 656 0 0
T15 1917 1368 0 0
T16 792 792 0 0
T17 153188 143440 0 0
T20 0 5208 0 0
T21 0 28376 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 2230279 0 0
T1 5522 2465 0 0
T2 56005 0 0 0
T3 68557 23836 0 0
T4 68895 0 0 0
T5 95484 0 0 0
T6 0 59591 0 0
T13 2568 1514 0 0
T14 656 503 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0
T20 0 1591 0 0
T21 0 14967 0 0
T22 0 1772 0 0
T23 0 33313 0 0
T24 0 1693 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T3,T13

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T13
10Not Covered
11CoveredT1,T3,T13

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T3,T13
101Not Covered
110Not Covered
111CoveredT1,T3,T13

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T3,T13

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T3,T13
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T3,T13


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T3,T13
0 0 Covered T1,T3,T13


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T13
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39981621 71653 0 0
DepthKnown_A 39981621 13498688 0 0
RvalidKnown_A 39981621 13498688 0 0
WreadyKnown_A 39981621 13498688 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39981621 71653 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 71653 0 0
T1 5522 78 0 0
T2 56005 0 0 0
T3 68557 765 0 0
T4 68895 0 0 0
T5 95484 0 0 0
T6 0 1922 0 0
T13 2568 48 0 0
T14 656 16 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0
T20 0 51 0 0
T21 0 483 0 0
T22 0 57 0 0
T23 0 1076 0 0
T24 0 54 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 13498688 0 0
T1 5522 5480 0 0
T2 56005 0 0 0
T3 68557 63656 0 0
T4 68895 0 0 0
T5 95484 0 0 0
T6 0 478704 0 0
T13 2568 2568 0 0
T14 656 656 0 0
T15 1917 1368 0 0
T16 792 792 0 0
T17 153188 143440 0 0
T20 0 5208 0 0
T21 0 28376 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 13498688 0 0
T1 5522 5480 0 0
T2 56005 0 0 0
T3 68557 63656 0 0
T4 68895 0 0 0
T5 95484 0 0 0
T6 0 478704 0 0
T13 2568 2568 0 0
T14 656 656 0 0
T15 1917 1368 0 0
T16 792 792 0 0
T17 153188 143440 0 0
T20 0 5208 0 0
T21 0 28376 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 13498688 0 0
T1 5522 5480 0 0
T2 56005 0 0 0
T3 68557 63656 0 0
T4 68895 0 0 0
T5 95484 0 0 0
T6 0 478704 0 0
T13 2568 2568 0 0
T14 656 656 0 0
T15 1917 1368 0 0
T16 792 792 0 0
T17 153188 143440 0 0
T20 0 5208 0 0
T21 0 28376 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39981621 71653 0 0
T1 5522 78 0 0
T2 56005 0 0 0
T3 68557 765 0 0
T4 68895 0 0 0
T5 95484 0 0 0
T6 0 1922 0 0
T13 2568 48 0 0
T14 656 16 0 0
T15 1917 0 0 0
T16 792 0 0 0
T17 153188 0 0 0
T20 0 51 0 0
T21 0 483 0 0
T22 0 57 0 0
T23 0 1076 0 0
T24 0 54 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT5,T6,T9
110Not Covered
111CoveredT2,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 124978824 460303 0 0
DepthKnown_A 124978824 124920409 0 0
RvalidKnown_A 124978824 124920409 0 0
WreadyKnown_A 124978824 124920409 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 124978824 460303 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 460303 0 0
T2 230504 832 0 0
T3 565457 0 0 0
T4 72704 832 0 0
T5 0 2394 0 0
T6 0 3957 0 0
T7 0 832 0 0
T8 0 832 0 0
T9 0 2917 0 0
T10 0 832 0 0
T11 0 3669 0 0
T12 0 832 0 0
T13 8920 0 0 0
T14 3752 0 0 0
T15 20070 0 0 0
T16 4292 0 0 0
T17 322736 0 0 0
T18 1218 0 0 0
T19 4412 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 460303 0 0
T2 230504 832 0 0
T3 565457 0 0 0
T4 72704 832 0 0
T5 0 2394 0 0
T6 0 3957 0 0
T7 0 832 0 0
T8 0 832 0 0
T9 0 2917 0 0
T10 0 832 0 0
T11 0 3669 0 0
T12 0 832 0 0
T13 8920 0 0 0
T14 3752 0 0 0
T15 20070 0 0 0
T16 4292 0 0 0
T17 322736 0 0 0
T18 1218 0 0 0
T19 4412 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 124978824 0 0 0
DepthKnown_A 124978824 124920409 0 0
RvalidKnown_A 124978824 124920409 0 0
WreadyKnown_A 124978824 124920409 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 124978824 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 6 66.67
TERNARY 130 2 1 50.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 124978824 0 0 0
DepthKnown_A 124978824 124920409 0 0
RvalidKnown_A 124978824 124920409 0 0
WreadyKnown_A 124978824 124920409 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 124978824 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T13
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T3,T13

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T3,T13

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T3,T13
110Not Covered
111CoveredT1,T3,T13

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T3,T13
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T3,T13


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T13
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 124978824 77657 0 0
DepthKnown_A 124978824 124920409 0 0
RvalidKnown_A 124978824 124920409 0 0
WreadyKnown_A 124978824 124920409 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 124978824 77657 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 77657 0 0
T1 35181 306 0 0
T2 230504 0 0 0
T3 565457 535 0 0
T4 72704 0 0 0
T6 0 4018 0 0
T13 8920 18 0 0
T14 3752 1 0 0
T15 20070 0 0 0
T16 4292 0 0 0
T18 1218 0 0 0
T19 4412 0 0 0
T20 0 85 0 0
T21 0 153 0 0
T22 0 21 0 0
T23 0 457 0 0
T24 0 312 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 124920409 0 0
T1 35181 35094 0 0
T2 230504 230417 0 0
T3 565457 565400 0 0
T4 72704 72615 0 0
T13 8920 8864 0 0
T14 3752 3694 0 0
T15 20070 19984 0 0
T16 4292 4208 0 0
T18 1218 1119 0 0
T19 4412 4333 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 124978824 77657 0 0
T1 35181 306 0 0
T2 230504 0 0 0
T3 565457 535 0 0
T4 72704 0 0 0
T6 0 4018 0 0
T13 8920 18 0 0
T14 3752 1 0 0
T15 20070 0 0 0
T16 4292 0 0 0
T18 1218 0 0 0
T19 4412 0 0 0
T20 0 85 0 0
T21 0 153 0 0
T22 0 21 0 0
T23 0 457 0 0
T24 0 312 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%