Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
5214432 |
0 |
0 |
T4 |
68895 |
66 |
0 |
0 |
T5 |
95484 |
29628 |
0 |
0 |
T6 |
513840 |
2467 |
0 |
0 |
T7 |
13117 |
5926 |
0 |
0 |
T8 |
2190 |
1938 |
0 |
0 |
T9 |
0 |
17917 |
0 |
0 |
T11 |
0 |
27832 |
0 |
0 |
T12 |
0 |
23620 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
T60 |
0 |
25211 |
0 |
0 |
T86 |
0 |
8907 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
25938487 |
0 |
0 |
T2 |
56005 |
55464 |
0 |
0 |
T3 |
68557 |
0 |
0 |
0 |
T4 |
68895 |
68224 |
0 |
0 |
T5 |
95484 |
95052 |
0 |
0 |
T6 |
513840 |
27667 |
0 |
0 |
T7 |
0 |
12570 |
0 |
0 |
T8 |
0 |
2190 |
0 |
0 |
T9 |
0 |
77664 |
0 |
0 |
T10 |
0 |
157322 |
0 |
0 |
T11 |
0 |
35180 |
0 |
0 |
T12 |
0 |
43390 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
25938487 |
0 |
0 |
T2 |
56005 |
55464 |
0 |
0 |
T3 |
68557 |
0 |
0 |
0 |
T4 |
68895 |
68224 |
0 |
0 |
T5 |
95484 |
95052 |
0 |
0 |
T6 |
513840 |
27667 |
0 |
0 |
T7 |
0 |
12570 |
0 |
0 |
T8 |
0 |
2190 |
0 |
0 |
T9 |
0 |
77664 |
0 |
0 |
T10 |
0 |
157322 |
0 |
0 |
T11 |
0 |
35180 |
0 |
0 |
T12 |
0 |
43390 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
25938487 |
0 |
0 |
T2 |
56005 |
55464 |
0 |
0 |
T3 |
68557 |
0 |
0 |
0 |
T4 |
68895 |
68224 |
0 |
0 |
T5 |
95484 |
95052 |
0 |
0 |
T6 |
513840 |
27667 |
0 |
0 |
T7 |
0 |
12570 |
0 |
0 |
T8 |
0 |
2190 |
0 |
0 |
T9 |
0 |
77664 |
0 |
0 |
T10 |
0 |
157322 |
0 |
0 |
T11 |
0 |
35180 |
0 |
0 |
T12 |
0 |
43390 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
5214432 |
0 |
0 |
T4 |
68895 |
66 |
0 |
0 |
T5 |
95484 |
29628 |
0 |
0 |
T6 |
513840 |
2467 |
0 |
0 |
T7 |
13117 |
5926 |
0 |
0 |
T8 |
2190 |
1938 |
0 |
0 |
T9 |
0 |
17917 |
0 |
0 |
T11 |
0 |
27832 |
0 |
0 |
T12 |
0 |
23620 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
T60 |
0 |
25211 |
0 |
0 |
T86 |
0 |
8907 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
5495502 |
0 |
0 |
T4 |
68895 |
64 |
0 |
0 |
T5 |
95484 |
31508 |
0 |
0 |
T6 |
513840 |
2590 |
0 |
0 |
T7 |
13117 |
6170 |
0 |
0 |
T8 |
2190 |
2062 |
0 |
0 |
T9 |
0 |
18480 |
0 |
0 |
T11 |
0 |
28720 |
0 |
0 |
T12 |
0 |
24702 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
T60 |
0 |
26207 |
0 |
0 |
T86 |
0 |
9906 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
25938487 |
0 |
0 |
T2 |
56005 |
55464 |
0 |
0 |
T3 |
68557 |
0 |
0 |
0 |
T4 |
68895 |
68224 |
0 |
0 |
T5 |
95484 |
95052 |
0 |
0 |
T6 |
513840 |
27667 |
0 |
0 |
T7 |
0 |
12570 |
0 |
0 |
T8 |
0 |
2190 |
0 |
0 |
T9 |
0 |
77664 |
0 |
0 |
T10 |
0 |
157322 |
0 |
0 |
T11 |
0 |
35180 |
0 |
0 |
T12 |
0 |
43390 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
25938487 |
0 |
0 |
T2 |
56005 |
55464 |
0 |
0 |
T3 |
68557 |
0 |
0 |
0 |
T4 |
68895 |
68224 |
0 |
0 |
T5 |
95484 |
95052 |
0 |
0 |
T6 |
513840 |
27667 |
0 |
0 |
T7 |
0 |
12570 |
0 |
0 |
T8 |
0 |
2190 |
0 |
0 |
T9 |
0 |
77664 |
0 |
0 |
T10 |
0 |
157322 |
0 |
0 |
T11 |
0 |
35180 |
0 |
0 |
T12 |
0 |
43390 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
25938487 |
0 |
0 |
T2 |
56005 |
55464 |
0 |
0 |
T3 |
68557 |
0 |
0 |
0 |
T4 |
68895 |
68224 |
0 |
0 |
T5 |
95484 |
95052 |
0 |
0 |
T6 |
513840 |
27667 |
0 |
0 |
T7 |
0 |
12570 |
0 |
0 |
T8 |
0 |
2190 |
0 |
0 |
T9 |
0 |
77664 |
0 |
0 |
T10 |
0 |
157322 |
0 |
0 |
T11 |
0 |
35180 |
0 |
0 |
T12 |
0 |
43390 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
5495502 |
0 |
0 |
T4 |
68895 |
64 |
0 |
0 |
T5 |
95484 |
31508 |
0 |
0 |
T6 |
513840 |
2590 |
0 |
0 |
T7 |
13117 |
6170 |
0 |
0 |
T8 |
2190 |
2062 |
0 |
0 |
T9 |
0 |
18480 |
0 |
0 |
T11 |
0 |
28720 |
0 |
0 |
T12 |
0 |
24702 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
T60 |
0 |
26207 |
0 |
0 |
T86 |
0 |
9906 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
25938487 |
0 |
0 |
T2 |
56005 |
55464 |
0 |
0 |
T3 |
68557 |
0 |
0 |
0 |
T4 |
68895 |
68224 |
0 |
0 |
T5 |
95484 |
95052 |
0 |
0 |
T6 |
513840 |
27667 |
0 |
0 |
T7 |
0 |
12570 |
0 |
0 |
T8 |
0 |
2190 |
0 |
0 |
T9 |
0 |
77664 |
0 |
0 |
T10 |
0 |
157322 |
0 |
0 |
T11 |
0 |
35180 |
0 |
0 |
T12 |
0 |
43390 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
25938487 |
0 |
0 |
T2 |
56005 |
55464 |
0 |
0 |
T3 |
68557 |
0 |
0 |
0 |
T4 |
68895 |
68224 |
0 |
0 |
T5 |
95484 |
95052 |
0 |
0 |
T6 |
513840 |
27667 |
0 |
0 |
T7 |
0 |
12570 |
0 |
0 |
T8 |
0 |
2190 |
0 |
0 |
T9 |
0 |
77664 |
0 |
0 |
T10 |
0 |
157322 |
0 |
0 |
T11 |
0 |
35180 |
0 |
0 |
T12 |
0 |
43390 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
25938487 |
0 |
0 |
T2 |
56005 |
55464 |
0 |
0 |
T3 |
68557 |
0 |
0 |
0 |
T4 |
68895 |
68224 |
0 |
0 |
T5 |
95484 |
95052 |
0 |
0 |
T6 |
513840 |
27667 |
0 |
0 |
T7 |
0 |
12570 |
0 |
0 |
T8 |
0 |
2190 |
0 |
0 |
T9 |
0 |
77664 |
0 |
0 |
T10 |
0 |
157322 |
0 |
0 |
T11 |
0 |
35180 |
0 |
0 |
T12 |
0 |
43390 |
0 |
0 |
T13 |
2568 |
0 |
0 |
0 |
T14 |
656 |
0 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T13 |
1 | 0 | 1 | Covered | T1,T3,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T13 |
1 | 0 | Covered | T1,T3,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T13 |
0 |
0 |
Covered |
T1,T3,T13 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
2230279 |
0 |
0 |
T1 |
5522 |
2465 |
0 |
0 |
T2 |
56005 |
0 |
0 |
0 |
T3 |
68557 |
23836 |
0 |
0 |
T4 |
68895 |
0 |
0 |
0 |
T5 |
95484 |
0 |
0 |
0 |
T6 |
0 |
59591 |
0 |
0 |
T13 |
2568 |
1514 |
0 |
0 |
T14 |
656 |
503 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
T20 |
0 |
1591 |
0 |
0 |
T21 |
0 |
14967 |
0 |
0 |
T22 |
0 |
1772 |
0 |
0 |
T23 |
0 |
33313 |
0 |
0 |
T24 |
0 |
1693 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
13498688 |
0 |
0 |
T1 |
5522 |
5480 |
0 |
0 |
T2 |
56005 |
0 |
0 |
0 |
T3 |
68557 |
63656 |
0 |
0 |
T4 |
68895 |
0 |
0 |
0 |
T5 |
95484 |
0 |
0 |
0 |
T6 |
0 |
478704 |
0 |
0 |
T13 |
2568 |
2568 |
0 |
0 |
T14 |
656 |
656 |
0 |
0 |
T15 |
1917 |
1368 |
0 |
0 |
T16 |
792 |
792 |
0 |
0 |
T17 |
153188 |
143440 |
0 |
0 |
T20 |
0 |
5208 |
0 |
0 |
T21 |
0 |
28376 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
13498688 |
0 |
0 |
T1 |
5522 |
5480 |
0 |
0 |
T2 |
56005 |
0 |
0 |
0 |
T3 |
68557 |
63656 |
0 |
0 |
T4 |
68895 |
0 |
0 |
0 |
T5 |
95484 |
0 |
0 |
0 |
T6 |
0 |
478704 |
0 |
0 |
T13 |
2568 |
2568 |
0 |
0 |
T14 |
656 |
656 |
0 |
0 |
T15 |
1917 |
1368 |
0 |
0 |
T16 |
792 |
792 |
0 |
0 |
T17 |
153188 |
143440 |
0 |
0 |
T20 |
0 |
5208 |
0 |
0 |
T21 |
0 |
28376 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
13498688 |
0 |
0 |
T1 |
5522 |
5480 |
0 |
0 |
T2 |
56005 |
0 |
0 |
0 |
T3 |
68557 |
63656 |
0 |
0 |
T4 |
68895 |
0 |
0 |
0 |
T5 |
95484 |
0 |
0 |
0 |
T6 |
0 |
478704 |
0 |
0 |
T13 |
2568 |
2568 |
0 |
0 |
T14 |
656 |
656 |
0 |
0 |
T15 |
1917 |
1368 |
0 |
0 |
T16 |
792 |
792 |
0 |
0 |
T17 |
153188 |
143440 |
0 |
0 |
T20 |
0 |
5208 |
0 |
0 |
T21 |
0 |
28376 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
2230279 |
0 |
0 |
T1 |
5522 |
2465 |
0 |
0 |
T2 |
56005 |
0 |
0 |
0 |
T3 |
68557 |
23836 |
0 |
0 |
T4 |
68895 |
0 |
0 |
0 |
T5 |
95484 |
0 |
0 |
0 |
T6 |
0 |
59591 |
0 |
0 |
T13 |
2568 |
1514 |
0 |
0 |
T14 |
656 |
503 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
T20 |
0 |
1591 |
0 |
0 |
T21 |
0 |
14967 |
0 |
0 |
T22 |
0 |
1772 |
0 |
0 |
T23 |
0 |
33313 |
0 |
0 |
T24 |
0 |
1693 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T13 |
0 |
0 |
Covered |
T1,T3,T13 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
71653 |
0 |
0 |
T1 |
5522 |
78 |
0 |
0 |
T2 |
56005 |
0 |
0 |
0 |
T3 |
68557 |
765 |
0 |
0 |
T4 |
68895 |
0 |
0 |
0 |
T5 |
95484 |
0 |
0 |
0 |
T6 |
0 |
1922 |
0 |
0 |
T13 |
2568 |
48 |
0 |
0 |
T14 |
656 |
16 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
T20 |
0 |
51 |
0 |
0 |
T21 |
0 |
483 |
0 |
0 |
T22 |
0 |
57 |
0 |
0 |
T23 |
0 |
1076 |
0 |
0 |
T24 |
0 |
54 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
13498688 |
0 |
0 |
T1 |
5522 |
5480 |
0 |
0 |
T2 |
56005 |
0 |
0 |
0 |
T3 |
68557 |
63656 |
0 |
0 |
T4 |
68895 |
0 |
0 |
0 |
T5 |
95484 |
0 |
0 |
0 |
T6 |
0 |
478704 |
0 |
0 |
T13 |
2568 |
2568 |
0 |
0 |
T14 |
656 |
656 |
0 |
0 |
T15 |
1917 |
1368 |
0 |
0 |
T16 |
792 |
792 |
0 |
0 |
T17 |
153188 |
143440 |
0 |
0 |
T20 |
0 |
5208 |
0 |
0 |
T21 |
0 |
28376 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
13498688 |
0 |
0 |
T1 |
5522 |
5480 |
0 |
0 |
T2 |
56005 |
0 |
0 |
0 |
T3 |
68557 |
63656 |
0 |
0 |
T4 |
68895 |
0 |
0 |
0 |
T5 |
95484 |
0 |
0 |
0 |
T6 |
0 |
478704 |
0 |
0 |
T13 |
2568 |
2568 |
0 |
0 |
T14 |
656 |
656 |
0 |
0 |
T15 |
1917 |
1368 |
0 |
0 |
T16 |
792 |
792 |
0 |
0 |
T17 |
153188 |
143440 |
0 |
0 |
T20 |
0 |
5208 |
0 |
0 |
T21 |
0 |
28376 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
13498688 |
0 |
0 |
T1 |
5522 |
5480 |
0 |
0 |
T2 |
56005 |
0 |
0 |
0 |
T3 |
68557 |
63656 |
0 |
0 |
T4 |
68895 |
0 |
0 |
0 |
T5 |
95484 |
0 |
0 |
0 |
T6 |
0 |
478704 |
0 |
0 |
T13 |
2568 |
2568 |
0 |
0 |
T14 |
656 |
656 |
0 |
0 |
T15 |
1917 |
1368 |
0 |
0 |
T16 |
792 |
792 |
0 |
0 |
T17 |
153188 |
143440 |
0 |
0 |
T20 |
0 |
5208 |
0 |
0 |
T21 |
0 |
28376 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39981621 |
71653 |
0 |
0 |
T1 |
5522 |
78 |
0 |
0 |
T2 |
56005 |
0 |
0 |
0 |
T3 |
68557 |
765 |
0 |
0 |
T4 |
68895 |
0 |
0 |
0 |
T5 |
95484 |
0 |
0 |
0 |
T6 |
0 |
1922 |
0 |
0 |
T13 |
2568 |
48 |
0 |
0 |
T14 |
656 |
16 |
0 |
0 |
T15 |
1917 |
0 |
0 |
0 |
T16 |
792 |
0 |
0 |
0 |
T17 |
153188 |
0 |
0 |
0 |
T20 |
0 |
51 |
0 |
0 |
T21 |
0 |
483 |
0 |
0 |
T22 |
0 |
57 |
0 |
0 |
T23 |
0 |
1076 |
0 |
0 |
T24 |
0 |
54 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T6,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
460303 |
0 |
0 |
T2 |
230504 |
832 |
0 |
0 |
T3 |
565457 |
0 |
0 |
0 |
T4 |
72704 |
832 |
0 |
0 |
T5 |
0 |
2394 |
0 |
0 |
T6 |
0 |
3957 |
0 |
0 |
T7 |
0 |
832 |
0 |
0 |
T8 |
0 |
832 |
0 |
0 |
T9 |
0 |
2917 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
0 |
3669 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
8920 |
0 |
0 |
0 |
T14 |
3752 |
0 |
0 |
0 |
T15 |
20070 |
0 |
0 |
0 |
T16 |
4292 |
0 |
0 |
0 |
T17 |
322736 |
0 |
0 |
0 |
T18 |
1218 |
0 |
0 |
0 |
T19 |
4412 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
460303 |
0 |
0 |
T2 |
230504 |
832 |
0 |
0 |
T3 |
565457 |
0 |
0 |
0 |
T4 |
72704 |
832 |
0 |
0 |
T5 |
0 |
2394 |
0 |
0 |
T6 |
0 |
3957 |
0 |
0 |
T7 |
0 |
832 |
0 |
0 |
T8 |
0 |
832 |
0 |
0 |
T9 |
0 |
2917 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
0 |
3669 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
8920 |
0 |
0 |
0 |
T14 |
3752 |
0 |
0 |
0 |
T15 |
20070 |
0 |
0 |
0 |
T16 |
4292 |
0 |
0 |
0 |
T17 |
322736 |
0 |
0 |
0 |
T18 |
1218 |
0 |
0 |
0 |
T19 |
4412 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
77657 |
0 |
0 |
T1 |
35181 |
306 |
0 |
0 |
T2 |
230504 |
0 |
0 |
0 |
T3 |
565457 |
535 |
0 |
0 |
T4 |
72704 |
0 |
0 |
0 |
T6 |
0 |
4018 |
0 |
0 |
T13 |
8920 |
18 |
0 |
0 |
T14 |
3752 |
1 |
0 |
0 |
T15 |
20070 |
0 |
0 |
0 |
T16 |
4292 |
0 |
0 |
0 |
T18 |
1218 |
0 |
0 |
0 |
T19 |
4412 |
0 |
0 |
0 |
T20 |
0 |
85 |
0 |
0 |
T21 |
0 |
153 |
0 |
0 |
T22 |
0 |
21 |
0 |
0 |
T23 |
0 |
457 |
0 |
0 |
T24 |
0 |
312 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
124920409 |
0 |
0 |
T1 |
35181 |
35094 |
0 |
0 |
T2 |
230504 |
230417 |
0 |
0 |
T3 |
565457 |
565400 |
0 |
0 |
T4 |
72704 |
72615 |
0 |
0 |
T13 |
8920 |
8864 |
0 |
0 |
T14 |
3752 |
3694 |
0 |
0 |
T15 |
20070 |
19984 |
0 |
0 |
T16 |
4292 |
4208 |
0 |
0 |
T18 |
1218 |
1119 |
0 |
0 |
T19 |
4412 |
4333 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124978824 |
77657 |
0 |
0 |
T1 |
35181 |
306 |
0 |
0 |
T2 |
230504 |
0 |
0 |
0 |
T3 |
565457 |
535 |
0 |
0 |
T4 |
72704 |
0 |
0 |
0 |
T6 |
0 |
4018 |
0 |
0 |
T13 |
8920 |
18 |
0 |
0 |
T14 |
3752 |
1 |
0 |
0 |
T15 |
20070 |
0 |
0 |
0 |
T16 |
4292 |
0 |
0 |
0 |
T18 |
1218 |
0 |
0 |
0 |
T19 |
4412 |
0 |
0 |
0 |
T20 |
0 |
85 |
0 |
0 |
T21 |
0 |
153 |
0 |
0 |
T22 |
0 |
21 |
0 |
0 |
T23 |
0 |
457 |
0 |
0 |
T24 |
0 |
312 |
0 |
0 |