Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T7,T88 |
| 1 | 0 | Covered | T2,T7,T88 |
| 1 | 1 | Covered | T2,T7,T88 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T7,T88 |
| 1 | 0 | Covered | T2,T7,T88 |
| 1 | 1 | Covered | T2,T7,T88 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
367449174 |
739 |
0 |
0 |
| T2 |
154968 |
7 |
0 |
0 |
| T3 |
33800 |
0 |
0 |
0 |
| T4 |
235084 |
0 |
0 |
0 |
| T5 |
7276 |
0 |
0 |
0 |
| T6 |
1387402 |
0 |
0 |
0 |
| T7 |
116852 |
7 |
0 |
0 |
| T12 |
82618 |
0 |
0 |
0 |
| T13 |
1179470 |
0 |
0 |
0 |
| T14 |
22980 |
0 |
0 |
0 |
| T15 |
3002 |
0 |
0 |
0 |
| T54 |
0 |
7 |
0 |
0 |
| T88 |
0 |
7 |
0 |
0 |
| T89 |
0 |
5 |
0 |
0 |
| T90 |
0 |
5 |
0 |
0 |
| T91 |
0 |
9 |
0 |
0 |
| T114 |
0 |
7 |
0 |
0 |
| T154 |
0 |
3 |
0 |
0 |
| T155 |
0 |
8 |
0 |
0 |
| T156 |
0 |
4 |
0 |
0 |
| T157 |
0 |
4 |
0 |
0 |
| T158 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116871249 |
739 |
0 |
0 |
| T2 |
20610 |
7 |
0 |
0 |
| T3 |
6352 |
0 |
0 |
0 |
| T4 |
439506 |
0 |
0 |
0 |
| T5 |
176 |
0 |
0 |
0 |
| T6 |
345344 |
0 |
0 |
0 |
| T7 |
24976 |
7 |
0 |
0 |
| T12 |
11564 |
0 |
0 |
0 |
| T13 |
388892 |
0 |
0 |
0 |
| T14 |
2410 |
0 |
0 |
0 |
| T15 |
144 |
0 |
0 |
0 |
| T54 |
0 |
7 |
0 |
0 |
| T88 |
0 |
7 |
0 |
0 |
| T89 |
0 |
5 |
0 |
0 |
| T90 |
0 |
5 |
0 |
0 |
| T91 |
0 |
9 |
0 |
0 |
| T114 |
0 |
7 |
0 |
0 |
| T154 |
0 |
3 |
0 |
0 |
| T155 |
0 |
8 |
0 |
0 |
| T156 |
0 |
4 |
0 |
0 |
| T157 |
0 |
4 |
0 |
0 |
| T158 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
| Conditions | 8 | 2 | 25.00 |
| Logical | 8 | 2 | 25.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T7,T88 |
| 1 | 0 | Covered | T2,T7,T88 |
| 1 | 1 | Covered | T2,T7,T88 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T7,T88 |
| 1 | 0 | Covered | T2,T7,T88 |
| 1 | 1 | Covered | T2,T7,T88 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
275 |
0 |
0 |
| T2 |
77484 |
2 |
0 |
0 |
| T3 |
16900 |
0 |
0 |
0 |
| T4 |
117542 |
0 |
0 |
0 |
| T5 |
3638 |
0 |
0 |
0 |
| T6 |
693701 |
0 |
0 |
0 |
| T7 |
58426 |
2 |
0 |
0 |
| T12 |
41309 |
0 |
0 |
0 |
| T13 |
589735 |
0 |
0 |
0 |
| T14 |
11490 |
0 |
0 |
0 |
| T15 |
1501 |
0 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T88 |
0 |
2 |
0 |
0 |
| T89 |
0 |
3 |
0 |
0 |
| T91 |
0 |
5 |
0 |
0 |
| T114 |
0 |
2 |
0 |
0 |
| T156 |
0 |
4 |
0 |
0 |
| T157 |
0 |
4 |
0 |
0 |
| T158 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
275 |
0 |
0 |
| T2 |
10305 |
2 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
2 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T88 |
0 |
2 |
0 |
0 |
| T89 |
0 |
3 |
0 |
0 |
| T91 |
0 |
5 |
0 |
0 |
| T114 |
0 |
2 |
0 |
0 |
| T156 |
0 |
4 |
0 |
0 |
| T157 |
0 |
4 |
0 |
0 |
| T158 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T7,T88 |
| 1 | 0 | Covered | T2,T7,T88 |
| 1 | 1 | Covered | T2,T7,T88 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T7,T88 |
| 1 | 0 | Covered | T2,T7,T88 |
| 1 | 1 | Covered | T2,T7,T88 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
464 |
0 |
0 |
| T2 |
77484 |
5 |
0 |
0 |
| T3 |
16900 |
0 |
0 |
0 |
| T4 |
117542 |
0 |
0 |
0 |
| T5 |
3638 |
0 |
0 |
0 |
| T6 |
693701 |
0 |
0 |
0 |
| T7 |
58426 |
5 |
0 |
0 |
| T12 |
41309 |
0 |
0 |
0 |
| T13 |
589735 |
0 |
0 |
0 |
| T14 |
11490 |
0 |
0 |
0 |
| T15 |
1501 |
0 |
0 |
0 |
| T54 |
0 |
5 |
0 |
0 |
| T88 |
0 |
5 |
0 |
0 |
| T89 |
0 |
2 |
0 |
0 |
| T90 |
0 |
5 |
0 |
0 |
| T91 |
0 |
4 |
0 |
0 |
| T114 |
0 |
5 |
0 |
0 |
| T154 |
0 |
3 |
0 |
0 |
| T155 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
464 |
0 |
0 |
| T2 |
10305 |
5 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
5 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
| T54 |
0 |
5 |
0 |
0 |
| T88 |
0 |
5 |
0 |
0 |
| T89 |
0 |
2 |
0 |
0 |
| T90 |
0 |
5 |
0 |
0 |
| T91 |
0 |
4 |
0 |
0 |
| T114 |
0 |
5 |
0 |
0 |
| T154 |
0 |
3 |
0 |
0 |
| T155 |
0 |
8 |
0 |
0 |