Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T4 |
| 0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
4862233 |
0 |
0 |
| T2 |
10305 |
8727 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
76310 |
0 |
0 |
| T5 |
88 |
26 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
11274 |
0 |
0 |
| T9 |
0 |
6382 |
0 |
0 |
| T10 |
0 |
9396 |
0 |
0 |
| T11 |
0 |
3968 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
| T46 |
0 |
17235 |
0 |
0 |
| T70 |
0 |
6712 |
0 |
0 |
| T74 |
0 |
52616 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
25211660 |
0 |
0 |
| T1 |
25302 |
24176 |
0 |
0 |
| T2 |
10305 |
9818 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
219610 |
0 |
0 |
| T5 |
88 |
88 |
0 |
0 |
| T6 |
172672 |
172672 |
0 |
0 |
| T7 |
0 |
12379 |
0 |
0 |
| T8 |
0 |
96 |
0 |
0 |
| T9 |
0 |
70410 |
0 |
0 |
| T10 |
0 |
15022 |
0 |
0 |
| T11 |
0 |
157110 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
25211660 |
0 |
0 |
| T1 |
25302 |
24176 |
0 |
0 |
| T2 |
10305 |
9818 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
219610 |
0 |
0 |
| T5 |
88 |
88 |
0 |
0 |
| T6 |
172672 |
172672 |
0 |
0 |
| T7 |
0 |
12379 |
0 |
0 |
| T8 |
0 |
96 |
0 |
0 |
| T9 |
0 |
70410 |
0 |
0 |
| T10 |
0 |
15022 |
0 |
0 |
| T11 |
0 |
157110 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
25211660 |
0 |
0 |
| T1 |
25302 |
24176 |
0 |
0 |
| T2 |
10305 |
9818 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
219610 |
0 |
0 |
| T5 |
88 |
88 |
0 |
0 |
| T6 |
172672 |
172672 |
0 |
0 |
| T7 |
0 |
12379 |
0 |
0 |
| T8 |
0 |
96 |
0 |
0 |
| T9 |
0 |
70410 |
0 |
0 |
| T10 |
0 |
15022 |
0 |
0 |
| T11 |
0 |
157110 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
4862233 |
0 |
0 |
| T2 |
10305 |
8727 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
76310 |
0 |
0 |
| T5 |
88 |
26 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
11274 |
0 |
0 |
| T9 |
0 |
6382 |
0 |
0 |
| T10 |
0 |
9396 |
0 |
0 |
| T11 |
0 |
3968 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
| T46 |
0 |
17235 |
0 |
0 |
| T70 |
0 |
6712 |
0 |
0 |
| T74 |
0 |
52616 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T4 |
| 0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
5135773 |
0 |
0 |
| T2 |
10305 |
9522 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
78892 |
0 |
0 |
| T5 |
88 |
24 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
12083 |
0 |
0 |
| T9 |
0 |
6792 |
0 |
0 |
| T10 |
0 |
10732 |
0 |
0 |
| T11 |
0 |
4216 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
| T46 |
0 |
17822 |
0 |
0 |
| T70 |
0 |
7214 |
0 |
0 |
| T74 |
0 |
55434 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
25211660 |
0 |
0 |
| T1 |
25302 |
24176 |
0 |
0 |
| T2 |
10305 |
9818 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
219610 |
0 |
0 |
| T5 |
88 |
88 |
0 |
0 |
| T6 |
172672 |
172672 |
0 |
0 |
| T7 |
0 |
12379 |
0 |
0 |
| T8 |
0 |
96 |
0 |
0 |
| T9 |
0 |
70410 |
0 |
0 |
| T10 |
0 |
15022 |
0 |
0 |
| T11 |
0 |
157110 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
25211660 |
0 |
0 |
| T1 |
25302 |
24176 |
0 |
0 |
| T2 |
10305 |
9818 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
219610 |
0 |
0 |
| T5 |
88 |
88 |
0 |
0 |
| T6 |
172672 |
172672 |
0 |
0 |
| T7 |
0 |
12379 |
0 |
0 |
| T8 |
0 |
96 |
0 |
0 |
| T9 |
0 |
70410 |
0 |
0 |
| T10 |
0 |
15022 |
0 |
0 |
| T11 |
0 |
157110 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
25211660 |
0 |
0 |
| T1 |
25302 |
24176 |
0 |
0 |
| T2 |
10305 |
9818 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
219610 |
0 |
0 |
| T5 |
88 |
88 |
0 |
0 |
| T6 |
172672 |
172672 |
0 |
0 |
| T7 |
0 |
12379 |
0 |
0 |
| T8 |
0 |
96 |
0 |
0 |
| T9 |
0 |
70410 |
0 |
0 |
| T10 |
0 |
15022 |
0 |
0 |
| T11 |
0 |
157110 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
5135773 |
0 |
0 |
| T2 |
10305 |
9522 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
78892 |
0 |
0 |
| T5 |
88 |
24 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
12083 |
0 |
0 |
| T9 |
0 |
6792 |
0 |
0 |
| T10 |
0 |
10732 |
0 |
0 |
| T11 |
0 |
4216 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
| T46 |
0 |
17822 |
0 |
0 |
| T70 |
0 |
7214 |
0 |
0 |
| T74 |
0 |
55434 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T4 |
| 0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
25211660 |
0 |
0 |
| T1 |
25302 |
24176 |
0 |
0 |
| T2 |
10305 |
9818 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
219610 |
0 |
0 |
| T5 |
88 |
88 |
0 |
0 |
| T6 |
172672 |
172672 |
0 |
0 |
| T7 |
0 |
12379 |
0 |
0 |
| T8 |
0 |
96 |
0 |
0 |
| T9 |
0 |
70410 |
0 |
0 |
| T10 |
0 |
15022 |
0 |
0 |
| T11 |
0 |
157110 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
25211660 |
0 |
0 |
| T1 |
25302 |
24176 |
0 |
0 |
| T2 |
10305 |
9818 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
219610 |
0 |
0 |
| T5 |
88 |
88 |
0 |
0 |
| T6 |
172672 |
172672 |
0 |
0 |
| T7 |
0 |
12379 |
0 |
0 |
| T8 |
0 |
96 |
0 |
0 |
| T9 |
0 |
70410 |
0 |
0 |
| T10 |
0 |
15022 |
0 |
0 |
| T11 |
0 |
157110 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
25211660 |
0 |
0 |
| T1 |
25302 |
24176 |
0 |
0 |
| T2 |
10305 |
9818 |
0 |
0 |
| T3 |
3176 |
0 |
0 |
0 |
| T4 |
219753 |
219610 |
0 |
0 |
| T5 |
88 |
88 |
0 |
0 |
| T6 |
172672 |
172672 |
0 |
0 |
| T7 |
0 |
12379 |
0 |
0 |
| T8 |
0 |
96 |
0 |
0 |
| T9 |
0 |
70410 |
0 |
0 |
| T10 |
0 |
15022 |
0 |
0 |
| T11 |
0 |
157110 |
0 |
0 |
| T12 |
5782 |
0 |
0 |
0 |
| T13 |
194446 |
0 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | 1 | Covered | T3,T12,T13 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T3,T12,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T12,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | Covered | T3,T12,T13 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T12,T13 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T12,T13 |
| 0 |
0 |
Covered |
T3,T12,T13 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T12,T13 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
2013539 |
0 |
0 |
| T3 |
3176 |
1027 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
0 |
0 |
0 |
| T8 |
96 |
0 |
0 |
0 |
| T12 |
5782 |
2620 |
0 |
0 |
| T13 |
194446 |
74405 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
| T17 |
0 |
44621 |
0 |
0 |
| T18 |
0 |
8402 |
0 |
0 |
| T19 |
0 |
3155 |
0 |
0 |
| T59 |
0 |
51213 |
0 |
0 |
| T60 |
0 |
2018 |
0 |
0 |
| T61 |
0 |
15052 |
0 |
0 |
| T62 |
0 |
642 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
13205272 |
0 |
0 |
| T3 |
3176 |
2824 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
0 |
0 |
0 |
| T8 |
96 |
0 |
0 |
0 |
| T12 |
5782 |
5528 |
0 |
0 |
| T13 |
194446 |
185504 |
0 |
0 |
| T14 |
1205 |
792 |
0 |
0 |
| T15 |
72 |
72 |
0 |
0 |
| T16 |
0 |
45960 |
0 |
0 |
| T17 |
0 |
159936 |
0 |
0 |
| T18 |
0 |
19552 |
0 |
0 |
| T19 |
0 |
7936 |
0 |
0 |
| T21 |
0 |
360 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
13205272 |
0 |
0 |
| T3 |
3176 |
2824 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
0 |
0 |
0 |
| T8 |
96 |
0 |
0 |
0 |
| T12 |
5782 |
5528 |
0 |
0 |
| T13 |
194446 |
185504 |
0 |
0 |
| T14 |
1205 |
792 |
0 |
0 |
| T15 |
72 |
72 |
0 |
0 |
| T16 |
0 |
45960 |
0 |
0 |
| T17 |
0 |
159936 |
0 |
0 |
| T18 |
0 |
19552 |
0 |
0 |
| T19 |
0 |
7936 |
0 |
0 |
| T21 |
0 |
360 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
13205272 |
0 |
0 |
| T3 |
3176 |
2824 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
0 |
0 |
0 |
| T8 |
96 |
0 |
0 |
0 |
| T12 |
5782 |
5528 |
0 |
0 |
| T13 |
194446 |
185504 |
0 |
0 |
| T14 |
1205 |
792 |
0 |
0 |
| T15 |
72 |
72 |
0 |
0 |
| T16 |
0 |
45960 |
0 |
0 |
| T17 |
0 |
159936 |
0 |
0 |
| T18 |
0 |
19552 |
0 |
0 |
| T19 |
0 |
7936 |
0 |
0 |
| T21 |
0 |
360 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
2013539 |
0 |
0 |
| T3 |
3176 |
1027 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
0 |
0 |
0 |
| T8 |
96 |
0 |
0 |
0 |
| T12 |
5782 |
2620 |
0 |
0 |
| T13 |
194446 |
74405 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
| T17 |
0 |
44621 |
0 |
0 |
| T18 |
0 |
8402 |
0 |
0 |
| T19 |
0 |
3155 |
0 |
0 |
| T59 |
0 |
51213 |
0 |
0 |
| T60 |
0 |
2018 |
0 |
0 |
| T61 |
0 |
15052 |
0 |
0 |
| T62 |
0 |
642 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T12,T13 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T12,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T12,T13 |
| 0 |
0 |
Covered |
T3,T12,T13 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T12,T13 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
64764 |
0 |
0 |
| T3 |
3176 |
33 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
0 |
0 |
0 |
| T8 |
96 |
0 |
0 |
0 |
| T12 |
5782 |
83 |
0 |
0 |
| T13 |
194446 |
2396 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
| T17 |
0 |
1437 |
0 |
0 |
| T18 |
0 |
269 |
0 |
0 |
| T19 |
0 |
102 |
0 |
0 |
| T59 |
0 |
1650 |
0 |
0 |
| T60 |
0 |
64 |
0 |
0 |
| T61 |
0 |
482 |
0 |
0 |
| T62 |
0 |
21 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
13205272 |
0 |
0 |
| T3 |
3176 |
2824 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
0 |
0 |
0 |
| T8 |
96 |
0 |
0 |
0 |
| T12 |
5782 |
5528 |
0 |
0 |
| T13 |
194446 |
185504 |
0 |
0 |
| T14 |
1205 |
792 |
0 |
0 |
| T15 |
72 |
72 |
0 |
0 |
| T16 |
0 |
45960 |
0 |
0 |
| T17 |
0 |
159936 |
0 |
0 |
| T18 |
0 |
19552 |
0 |
0 |
| T19 |
0 |
7936 |
0 |
0 |
| T21 |
0 |
360 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
13205272 |
0 |
0 |
| T3 |
3176 |
2824 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
0 |
0 |
0 |
| T8 |
96 |
0 |
0 |
0 |
| T12 |
5782 |
5528 |
0 |
0 |
| T13 |
194446 |
185504 |
0 |
0 |
| T14 |
1205 |
792 |
0 |
0 |
| T15 |
72 |
72 |
0 |
0 |
| T16 |
0 |
45960 |
0 |
0 |
| T17 |
0 |
159936 |
0 |
0 |
| T18 |
0 |
19552 |
0 |
0 |
| T19 |
0 |
7936 |
0 |
0 |
| T21 |
0 |
360 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
13205272 |
0 |
0 |
| T3 |
3176 |
2824 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
0 |
0 |
0 |
| T8 |
96 |
0 |
0 |
0 |
| T12 |
5782 |
5528 |
0 |
0 |
| T13 |
194446 |
185504 |
0 |
0 |
| T14 |
1205 |
792 |
0 |
0 |
| T15 |
72 |
72 |
0 |
0 |
| T16 |
0 |
45960 |
0 |
0 |
| T17 |
0 |
159936 |
0 |
0 |
| T18 |
0 |
19552 |
0 |
0 |
| T19 |
0 |
7936 |
0 |
0 |
| T21 |
0 |
360 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38957083 |
64764 |
0 |
0 |
| T3 |
3176 |
33 |
0 |
0 |
| T4 |
219753 |
0 |
0 |
0 |
| T5 |
88 |
0 |
0 |
0 |
| T6 |
172672 |
0 |
0 |
0 |
| T7 |
12488 |
0 |
0 |
0 |
| T8 |
96 |
0 |
0 |
0 |
| T12 |
5782 |
83 |
0 |
0 |
| T13 |
194446 |
2396 |
0 |
0 |
| T14 |
1205 |
0 |
0 |
0 |
| T15 |
72 |
0 |
0 |
0 |
| T17 |
0 |
1437 |
0 |
0 |
| T18 |
0 |
269 |
0 |
0 |
| T19 |
0 |
102 |
0 |
0 |
| T59 |
0 |
1650 |
0 |
0 |
| T60 |
0 |
64 |
0 |
0 |
| T61 |
0 |
482 |
0 |
0 |
| T62 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
501074 |
0 |
0 |
| T1 |
20362 |
3854 |
0 |
0 |
| T2 |
77484 |
841 |
0 |
0 |
| T3 |
16900 |
0 |
0 |
0 |
| T4 |
117542 |
832 |
0 |
0 |
| T5 |
3638 |
832 |
0 |
0 |
| T6 |
693701 |
832 |
0 |
0 |
| T7 |
0 |
832 |
0 |
0 |
| T8 |
0 |
832 |
0 |
0 |
| T9 |
0 |
2560 |
0 |
0 |
| T10 |
0 |
832 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
41309 |
0 |
0 |
0 |
| T13 |
589735 |
0 |
0 |
0 |
| T14 |
11490 |
0 |
0 |
0 |
| T15 |
1501 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
501074 |
0 |
0 |
| T1 |
20362 |
3854 |
0 |
0 |
| T2 |
77484 |
841 |
0 |
0 |
| T3 |
16900 |
0 |
0 |
0 |
| T4 |
117542 |
832 |
0 |
0 |
| T5 |
3638 |
832 |
0 |
0 |
| T6 |
693701 |
832 |
0 |
0 |
| T7 |
0 |
832 |
0 |
0 |
| T8 |
0 |
832 |
0 |
0 |
| T9 |
0 |
2560 |
0 |
0 |
| T10 |
0 |
832 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
41309 |
0 |
0 |
0 |
| T13 |
589735 |
0 |
0 |
0 |
| T14 |
11490 |
0 |
0 |
0 |
| T15 |
1501 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 13 | 86.67 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 8 | 33.33 |
| Logical | 24 | 8 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
6 |
66.67 |
| TERNARY |
130 |
2 |
1 |
50.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T13,T63,T64 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T12,T13 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T12,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T12,T13 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
69006 |
0 |
0 |
| T3 |
16900 |
35 |
0 |
0 |
| T4 |
117542 |
0 |
0 |
0 |
| T5 |
3638 |
0 |
0 |
0 |
| T6 |
693701 |
0 |
0 |
0 |
| T7 |
58426 |
0 |
0 |
0 |
| T8 |
3782 |
0 |
0 |
0 |
| T12 |
41309 |
64 |
0 |
0 |
| T13 |
589735 |
4838 |
0 |
0 |
| T14 |
11490 |
0 |
0 |
0 |
| T15 |
1501 |
0 |
0 |
0 |
| T17 |
0 |
1065 |
0 |
0 |
| T18 |
0 |
117 |
0 |
0 |
| T19 |
0 |
21 |
0 |
0 |
| T59 |
0 |
1160 |
0 |
0 |
| T60 |
0 |
64 |
0 |
0 |
| T61 |
0 |
228 |
0 |
0 |
| T62 |
0 |
18 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
122427742 |
0 |
0 |
| T1 |
20362 |
20262 |
0 |
0 |
| T2 |
77484 |
77434 |
0 |
0 |
| T3 |
16900 |
16817 |
0 |
0 |
| T4 |
117542 |
117464 |
0 |
0 |
| T5 |
3638 |
3587 |
0 |
0 |
| T6 |
693701 |
693651 |
0 |
0 |
| T12 |
41309 |
41217 |
0 |
0 |
| T13 |
589735 |
589642 |
0 |
0 |
| T14 |
11490 |
11411 |
0 |
0 |
| T15 |
1501 |
1403 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122483058 |
69006 |
0 |
0 |
| T3 |
16900 |
35 |
0 |
0 |
| T4 |
117542 |
0 |
0 |
0 |
| T5 |
3638 |
0 |
0 |
0 |
| T6 |
693701 |
0 |
0 |
0 |
| T7 |
58426 |
0 |
0 |
0 |
| T8 |
3782 |
0 |
0 |
0 |
| T12 |
41309 |
64 |
0 |
0 |
| T13 |
589735 |
4838 |
0 |
0 |
| T14 |
11490 |
0 |
0 |
0 |
| T15 |
1501 |
0 |
0 |
0 |
| T17 |
0 |
1065 |
0 |
0 |
| T18 |
0 |
117 |
0 |
0 |
| T19 |
0 |
21 |
0 |
0 |
| T59 |
0 |
1160 |
0 |
0 |
| T60 |
0 |
64 |
0 |
0 |
| T61 |
0 |
228 |
0 |
0 |
| T62 |
0 |
18 |
0 |
0 |