Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T12,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T12,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T12,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
39343 |
0 |
0 |
T3 |
16900 |
35 |
0 |
0 |
T4 |
117542 |
0 |
0 |
0 |
T5 |
3638 |
0 |
0 |
0 |
T6 |
693701 |
0 |
0 |
0 |
T7 |
58426 |
0 |
0 |
0 |
T8 |
3782 |
0 |
0 |
0 |
T12 |
41309 |
64 |
0 |
0 |
T13 |
589735 |
1091 |
0 |
0 |
T14 |
11490 |
0 |
0 |
0 |
T15 |
1501 |
0 |
0 |
0 |
T17 |
0 |
1065 |
0 |
0 |
T18 |
0 |
117 |
0 |
0 |
T19 |
0 |
21 |
0 |
0 |
T59 |
0 |
1160 |
0 |
0 |
T60 |
0 |
64 |
0 |
0 |
T61 |
0 |
228 |
0 |
0 |
T62 |
0 |
18 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
122427742 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
122427742 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
122427742 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
39343 |
0 |
0 |
T3 |
16900 |
35 |
0 |
0 |
T4 |
117542 |
0 |
0 |
0 |
T5 |
3638 |
0 |
0 |
0 |
T6 |
693701 |
0 |
0 |
0 |
T7 |
58426 |
0 |
0 |
0 |
T8 |
3782 |
0 |
0 |
0 |
T12 |
41309 |
64 |
0 |
0 |
T13 |
589735 |
1091 |
0 |
0 |
T14 |
11490 |
0 |
0 |
0 |
T15 |
1501 |
0 |
0 |
0 |
T17 |
0 |
1065 |
0 |
0 |
T18 |
0 |
117 |
0 |
0 |
T19 |
0 |
21 |
0 |
0 |
T59 |
0 |
1160 |
0 |
0 |
T60 |
0 |
64 |
0 |
0 |
T61 |
0 |
228 |
0 |
0 |
T62 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T65,T66 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T13,T63,T64 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T12,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T12,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T65,T66 |
1 | 0 | Covered | T3,T12,T13 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T12,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T12,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T12,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T12,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
69006 |
0 |
0 |
T3 |
16900 |
35 |
0 |
0 |
T4 |
117542 |
0 |
0 |
0 |
T5 |
3638 |
0 |
0 |
0 |
T6 |
693701 |
0 |
0 |
0 |
T7 |
58426 |
0 |
0 |
0 |
T8 |
3782 |
0 |
0 |
0 |
T12 |
41309 |
64 |
0 |
0 |
T13 |
589735 |
4838 |
0 |
0 |
T14 |
11490 |
0 |
0 |
0 |
T15 |
1501 |
0 |
0 |
0 |
T17 |
0 |
1065 |
0 |
0 |
T18 |
0 |
117 |
0 |
0 |
T19 |
0 |
21 |
0 |
0 |
T59 |
0 |
1160 |
0 |
0 |
T60 |
0 |
64 |
0 |
0 |
T61 |
0 |
228 |
0 |
0 |
T62 |
0 |
18 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
122427742 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
122427742 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
122427742 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
69006 |
0 |
0 |
T3 |
16900 |
35 |
0 |
0 |
T4 |
117542 |
0 |
0 |
0 |
T5 |
3638 |
0 |
0 |
0 |
T6 |
693701 |
0 |
0 |
0 |
T7 |
58426 |
0 |
0 |
0 |
T8 |
3782 |
0 |
0 |
0 |
T12 |
41309 |
64 |
0 |
0 |
T13 |
589735 |
4838 |
0 |
0 |
T14 |
11490 |
0 |
0 |
0 |
T15 |
1501 |
0 |
0 |
0 |
T17 |
0 |
1065 |
0 |
0 |
T18 |
0 |
117 |
0 |
0 |
T19 |
0 |
21 |
0 |
0 |
T59 |
0 |
1160 |
0 |
0 |
T60 |
0 |
64 |
0 |
0 |
T61 |
0 |
228 |
0 |
0 |
T62 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T12,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T12,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T12,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T12,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
39343 |
0 |
0 |
T3 |
16900 |
35 |
0 |
0 |
T4 |
117542 |
0 |
0 |
0 |
T5 |
3638 |
0 |
0 |
0 |
T6 |
693701 |
0 |
0 |
0 |
T7 |
58426 |
0 |
0 |
0 |
T8 |
3782 |
0 |
0 |
0 |
T12 |
41309 |
64 |
0 |
0 |
T13 |
589735 |
1091 |
0 |
0 |
T14 |
11490 |
0 |
0 |
0 |
T15 |
1501 |
0 |
0 |
0 |
T17 |
0 |
1065 |
0 |
0 |
T18 |
0 |
117 |
0 |
0 |
T19 |
0 |
21 |
0 |
0 |
T59 |
0 |
1160 |
0 |
0 |
T60 |
0 |
64 |
0 |
0 |
T61 |
0 |
228 |
0 |
0 |
T62 |
0 |
18 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
122427742 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
122427742 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
122427742 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122483058 |
39343 |
0 |
0 |
T3 |
16900 |
35 |
0 |
0 |
T4 |
117542 |
0 |
0 |
0 |
T5 |
3638 |
0 |
0 |
0 |
T6 |
693701 |
0 |
0 |
0 |
T7 |
58426 |
0 |
0 |
0 |
T8 |
3782 |
0 |
0 |
0 |
T12 |
41309 |
64 |
0 |
0 |
T13 |
589735 |
1091 |
0 |
0 |
T14 |
11490 |
0 |
0 |
0 |
T15 |
1501 |
0 |
0 |
0 |
T17 |
0 |
1065 |
0 |
0 |
T18 |
0 |
117 |
0 |
0 |
T19 |
0 |
21 |
0 |
0 |
T59 |
0 |
1160 |
0 |
0 |
T60 |
0 |
64 |
0 |
0 |
T61 |
0 |
228 |
0 |
0 |
T62 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
3635093 |
0 |
0 |
T1 |
20362 |
1283 |
0 |
0 |
T2 |
77484 |
2922 |
0 |
0 |
T3 |
16900 |
1073 |
0 |
0 |
T4 |
117542 |
912 |
0 |
0 |
T5 |
3638 |
1709 |
0 |
0 |
T6 |
693701 |
38502 |
0 |
0 |
T12 |
41309 |
9762 |
0 |
0 |
T13 |
589735 |
13819 |
0 |
0 |
T14 |
11490 |
35 |
0 |
0 |
T15 |
1501 |
5 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
838 |
838 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
5754048 |
0 |
0 |
T1 |
20362 |
5775 |
0 |
0 |
T2 |
77484 |
6045 |
0 |
0 |
T3 |
16900 |
1073 |
0 |
0 |
T4 |
117542 |
912 |
0 |
0 |
T5 |
3638 |
878 |
0 |
0 |
T6 |
693701 |
38502 |
0 |
0 |
T12 |
41309 |
9762 |
0 |
0 |
T13 |
589735 |
58300 |
0 |
0 |
T14 |
11490 |
35 |
0 |
0 |
T15 |
1501 |
5 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
838 |
838 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
571689 |
0 |
0 |
T1 |
20362 |
832 |
0 |
0 |
T2 |
77484 |
1672 |
0 |
0 |
T3 |
16900 |
0 |
0 |
0 |
T4 |
117542 |
832 |
0 |
0 |
T5 |
3638 |
1663 |
0 |
0 |
T6 |
693701 |
832 |
0 |
0 |
T7 |
0 |
832 |
0 |
0 |
T8 |
0 |
1663 |
0 |
0 |
T9 |
0 |
832 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
41309 |
0 |
0 |
0 |
T13 |
589735 |
0 |
0 |
0 |
T14 |
11490 |
0 |
0 |
0 |
T15 |
1501 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
838 |
838 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
526312 |
0 |
0 |
T1 |
20362 |
3854 |
0 |
0 |
T2 |
77484 |
841 |
0 |
0 |
T3 |
16900 |
0 |
0 |
0 |
T4 |
117542 |
832 |
0 |
0 |
T5 |
3638 |
832 |
0 |
0 |
T6 |
693701 |
832 |
0 |
0 |
T7 |
0 |
832 |
0 |
0 |
T8 |
0 |
832 |
0 |
0 |
T9 |
0 |
2560 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
41309 |
0 |
0 |
0 |
T13 |
589735 |
0 |
0 |
0 |
T14 |
11490 |
0 |
0 |
0 |
T15 |
1501 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
838 |
838 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
50382 |
0 |
0 |
T3 |
16900 |
35 |
0 |
0 |
T4 |
117542 |
0 |
0 |
0 |
T5 |
3638 |
0 |
0 |
0 |
T6 |
693701 |
0 |
0 |
0 |
T7 |
58426 |
0 |
0 |
0 |
T8 |
3782 |
0 |
0 |
0 |
T12 |
41309 |
64 |
0 |
0 |
T13 |
589735 |
1091 |
0 |
0 |
T14 |
11490 |
0 |
0 |
0 |
T15 |
1501 |
0 |
0 |
0 |
T17 |
0 |
1065 |
0 |
0 |
T18 |
0 |
117 |
0 |
0 |
T19 |
0 |
21 |
0 |
0 |
T59 |
0 |
1160 |
0 |
0 |
T60 |
0 |
64 |
0 |
0 |
T61 |
0 |
228 |
0 |
0 |
T62 |
0 |
18 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
838 |
838 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
77610 |
0 |
0 |
T3 |
16900 |
35 |
0 |
0 |
T4 |
117542 |
0 |
0 |
0 |
T5 |
3638 |
0 |
0 |
0 |
T6 |
693701 |
0 |
0 |
0 |
T7 |
58426 |
0 |
0 |
0 |
T8 |
3782 |
0 |
0 |
0 |
T12 |
41309 |
64 |
0 |
0 |
T13 |
589735 |
4838 |
0 |
0 |
T14 |
11490 |
0 |
0 |
0 |
T15 |
1501 |
0 |
0 |
0 |
T17 |
0 |
1065 |
0 |
0 |
T18 |
0 |
117 |
0 |
0 |
T19 |
0 |
21 |
0 |
0 |
T59 |
0 |
1160 |
0 |
0 |
T60 |
0 |
64 |
0 |
0 |
T61 |
0 |
228 |
0 |
0 |
T62 |
0 |
18 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124641562 |
124539551 |
0 |
0 |
T1 |
20362 |
20262 |
0 |
0 |
T2 |
77484 |
77434 |
0 |
0 |
T3 |
16900 |
16817 |
0 |
0 |
T4 |
117542 |
117464 |
0 |
0 |
T5 |
3638 |
3587 |
0 |
0 |
T6 |
693701 |
693651 |
0 |
0 |
T12 |
41309 |
41217 |
0 |
0 |
T13 |
589735 |
589642 |
0 |
0 |
T14 |
11490 |
11411 |
0 |
0 |
T15 |
1501 |
1403 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
838 |
838 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |