Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
5038114 |
0 |
0 |
T1 |
160162 |
41506 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
17743 |
0 |
0 |
T5 |
71078 |
980 |
0 |
0 |
T6 |
201598 |
7954 |
0 |
0 |
T8 |
104368 |
16210 |
0 |
0 |
T9 |
125712 |
744 |
0 |
0 |
T10 |
58990 |
53861 |
0 |
0 |
T11 |
0 |
20797 |
0 |
0 |
T12 |
0 |
22648 |
0 |
0 |
T13 |
0 |
11877 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
25666160 |
0 |
0 |
T1 |
160162 |
160162 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
82044 |
0 |
0 |
T5 |
71078 |
69778 |
0 |
0 |
T6 |
201598 |
201598 |
0 |
0 |
T8 |
104368 |
104008 |
0 |
0 |
T9 |
125712 |
125522 |
0 |
0 |
T10 |
58990 |
58990 |
0 |
0 |
T11 |
0 |
165608 |
0 |
0 |
T12 |
0 |
158784 |
0 |
0 |
T13 |
0 |
12949 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
25666160 |
0 |
0 |
T1 |
160162 |
160162 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
82044 |
0 |
0 |
T5 |
71078 |
69778 |
0 |
0 |
T6 |
201598 |
201598 |
0 |
0 |
T8 |
104368 |
104008 |
0 |
0 |
T9 |
125712 |
125522 |
0 |
0 |
T10 |
58990 |
58990 |
0 |
0 |
T11 |
0 |
165608 |
0 |
0 |
T12 |
0 |
158784 |
0 |
0 |
T13 |
0 |
12949 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
25666160 |
0 |
0 |
T1 |
160162 |
160162 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
82044 |
0 |
0 |
T5 |
71078 |
69778 |
0 |
0 |
T6 |
201598 |
201598 |
0 |
0 |
T8 |
104368 |
104008 |
0 |
0 |
T9 |
125712 |
125522 |
0 |
0 |
T10 |
58990 |
58990 |
0 |
0 |
T11 |
0 |
165608 |
0 |
0 |
T12 |
0 |
158784 |
0 |
0 |
T13 |
0 |
12949 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
5038114 |
0 |
0 |
T1 |
160162 |
41506 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
17743 |
0 |
0 |
T5 |
71078 |
980 |
0 |
0 |
T6 |
201598 |
7954 |
0 |
0 |
T8 |
104368 |
16210 |
0 |
0 |
T9 |
125712 |
744 |
0 |
0 |
T10 |
58990 |
53861 |
0 |
0 |
T11 |
0 |
20797 |
0 |
0 |
T12 |
0 |
22648 |
0 |
0 |
T13 |
0 |
11877 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
5320129 |
0 |
0 |
T1 |
160162 |
42962 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
18908 |
0 |
0 |
T5 |
71078 |
1040 |
0 |
0 |
T6 |
201598 |
8206 |
0 |
0 |
T8 |
104368 |
17344 |
0 |
0 |
T9 |
125712 |
764 |
0 |
0 |
T10 |
58990 |
58190 |
0 |
0 |
T11 |
0 |
22136 |
0 |
0 |
T12 |
0 |
23420 |
0 |
0 |
T13 |
0 |
12653 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
25666160 |
0 |
0 |
T1 |
160162 |
160162 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
82044 |
0 |
0 |
T5 |
71078 |
69778 |
0 |
0 |
T6 |
201598 |
201598 |
0 |
0 |
T8 |
104368 |
104008 |
0 |
0 |
T9 |
125712 |
125522 |
0 |
0 |
T10 |
58990 |
58990 |
0 |
0 |
T11 |
0 |
165608 |
0 |
0 |
T12 |
0 |
158784 |
0 |
0 |
T13 |
0 |
12949 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
25666160 |
0 |
0 |
T1 |
160162 |
160162 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
82044 |
0 |
0 |
T5 |
71078 |
69778 |
0 |
0 |
T6 |
201598 |
201598 |
0 |
0 |
T8 |
104368 |
104008 |
0 |
0 |
T9 |
125712 |
125522 |
0 |
0 |
T10 |
58990 |
58990 |
0 |
0 |
T11 |
0 |
165608 |
0 |
0 |
T12 |
0 |
158784 |
0 |
0 |
T13 |
0 |
12949 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
25666160 |
0 |
0 |
T1 |
160162 |
160162 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
82044 |
0 |
0 |
T5 |
71078 |
69778 |
0 |
0 |
T6 |
201598 |
201598 |
0 |
0 |
T8 |
104368 |
104008 |
0 |
0 |
T9 |
125712 |
125522 |
0 |
0 |
T10 |
58990 |
58990 |
0 |
0 |
T11 |
0 |
165608 |
0 |
0 |
T12 |
0 |
158784 |
0 |
0 |
T13 |
0 |
12949 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
5320129 |
0 |
0 |
T1 |
160162 |
42962 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
18908 |
0 |
0 |
T5 |
71078 |
1040 |
0 |
0 |
T6 |
201598 |
8206 |
0 |
0 |
T8 |
104368 |
17344 |
0 |
0 |
T9 |
125712 |
764 |
0 |
0 |
T10 |
58990 |
58190 |
0 |
0 |
T11 |
0 |
22136 |
0 |
0 |
T12 |
0 |
23420 |
0 |
0 |
T13 |
0 |
12653 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
25666160 |
0 |
0 |
T1 |
160162 |
160162 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
82044 |
0 |
0 |
T5 |
71078 |
69778 |
0 |
0 |
T6 |
201598 |
201598 |
0 |
0 |
T8 |
104368 |
104008 |
0 |
0 |
T9 |
125712 |
125522 |
0 |
0 |
T10 |
58990 |
58990 |
0 |
0 |
T11 |
0 |
165608 |
0 |
0 |
T12 |
0 |
158784 |
0 |
0 |
T13 |
0 |
12949 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
25666160 |
0 |
0 |
T1 |
160162 |
160162 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
82044 |
0 |
0 |
T5 |
71078 |
69778 |
0 |
0 |
T6 |
201598 |
201598 |
0 |
0 |
T8 |
104368 |
104008 |
0 |
0 |
T9 |
125712 |
125522 |
0 |
0 |
T10 |
58990 |
58990 |
0 |
0 |
T11 |
0 |
165608 |
0 |
0 |
T12 |
0 |
158784 |
0 |
0 |
T13 |
0 |
12949 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
25666160 |
0 |
0 |
T1 |
160162 |
160162 |
0 |
0 |
T2 |
144 |
0 |
0 |
0 |
T3 |
1760 |
0 |
0 |
0 |
T4 |
82517 |
82044 |
0 |
0 |
T5 |
71078 |
69778 |
0 |
0 |
T6 |
201598 |
201598 |
0 |
0 |
T8 |
104368 |
104008 |
0 |
0 |
T9 |
125712 |
125522 |
0 |
0 |
T10 |
58990 |
58990 |
0 |
0 |
T11 |
0 |
165608 |
0 |
0 |
T12 |
0 |
158784 |
0 |
0 |
T13 |
0 |
12949 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T15,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T15,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T15,T16 |
1 | 0 | 1 | Covered | T3,T15,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T15,T16 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T15,T16 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T15,T16 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T15,T16 |
1 | 0 | Covered | T3,T15,T16 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T15,T16 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T14 |
0 |
0 |
Covered |
T2,T3,T14 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T15,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
2355871 |
0 |
0 |
T3 |
1760 |
1014 |
0 |
0 |
T4 |
82517 |
0 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
58990 |
0 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
T15 |
704 |
301 |
0 |
0 |
T16 |
1144 |
526 |
0 |
0 |
T19 |
0 |
37291 |
0 |
0 |
T55 |
0 |
926 |
0 |
0 |
T57 |
0 |
49096 |
0 |
0 |
T60 |
0 |
642 |
0 |
0 |
T62 |
0 |
55933 |
0 |
0 |
T63 |
0 |
323 |
0 |
0 |
T65 |
0 |
19182 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
12765072 |
0 |
0 |
T2 |
144 |
144 |
0 |
0 |
T3 |
1760 |
1760 |
0 |
0 |
T4 |
82517 |
0 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
58990 |
0 |
0 |
0 |
T14 |
135128 |
130312 |
0 |
0 |
T15 |
704 |
704 |
0 |
0 |
T16 |
0 |
1144 |
0 |
0 |
T19 |
0 |
86904 |
0 |
0 |
T21 |
0 |
8600 |
0 |
0 |
T60 |
0 |
1488 |
0 |
0 |
T61 |
0 |
101936 |
0 |
0 |
T62 |
0 |
179560 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
12765072 |
0 |
0 |
T2 |
144 |
144 |
0 |
0 |
T3 |
1760 |
1760 |
0 |
0 |
T4 |
82517 |
0 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
58990 |
0 |
0 |
0 |
T14 |
135128 |
130312 |
0 |
0 |
T15 |
704 |
704 |
0 |
0 |
T16 |
0 |
1144 |
0 |
0 |
T19 |
0 |
86904 |
0 |
0 |
T21 |
0 |
8600 |
0 |
0 |
T60 |
0 |
1488 |
0 |
0 |
T61 |
0 |
101936 |
0 |
0 |
T62 |
0 |
179560 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
12765072 |
0 |
0 |
T2 |
144 |
144 |
0 |
0 |
T3 |
1760 |
1760 |
0 |
0 |
T4 |
82517 |
0 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
58990 |
0 |
0 |
0 |
T14 |
135128 |
130312 |
0 |
0 |
T15 |
704 |
704 |
0 |
0 |
T16 |
0 |
1144 |
0 |
0 |
T19 |
0 |
86904 |
0 |
0 |
T21 |
0 |
8600 |
0 |
0 |
T60 |
0 |
1488 |
0 |
0 |
T61 |
0 |
101936 |
0 |
0 |
T62 |
0 |
179560 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
2355871 |
0 |
0 |
T3 |
1760 |
1014 |
0 |
0 |
T4 |
82517 |
0 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
58990 |
0 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
T15 |
704 |
301 |
0 |
0 |
T16 |
1144 |
526 |
0 |
0 |
T19 |
0 |
37291 |
0 |
0 |
T55 |
0 |
926 |
0 |
0 |
T57 |
0 |
49096 |
0 |
0 |
T60 |
0 |
642 |
0 |
0 |
T62 |
0 |
55933 |
0 |
0 |
T63 |
0 |
323 |
0 |
0 |
T65 |
0 |
19182 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T15,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T15,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T15,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T15,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T15,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T14 |
0 |
0 |
Covered |
T2,T3,T14 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T15,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
75693 |
0 |
0 |
T3 |
1760 |
33 |
0 |
0 |
T4 |
82517 |
0 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
58990 |
0 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
T15 |
704 |
10 |
0 |
0 |
T16 |
1144 |
18 |
0 |
0 |
T19 |
0 |
1203 |
0 |
0 |
T55 |
0 |
30 |
0 |
0 |
T57 |
0 |
1575 |
0 |
0 |
T60 |
0 |
21 |
0 |
0 |
T62 |
0 |
1797 |
0 |
0 |
T63 |
0 |
11 |
0 |
0 |
T65 |
0 |
615 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
12765072 |
0 |
0 |
T2 |
144 |
144 |
0 |
0 |
T3 |
1760 |
1760 |
0 |
0 |
T4 |
82517 |
0 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
58990 |
0 |
0 |
0 |
T14 |
135128 |
130312 |
0 |
0 |
T15 |
704 |
704 |
0 |
0 |
T16 |
0 |
1144 |
0 |
0 |
T19 |
0 |
86904 |
0 |
0 |
T21 |
0 |
8600 |
0 |
0 |
T60 |
0 |
1488 |
0 |
0 |
T61 |
0 |
101936 |
0 |
0 |
T62 |
0 |
179560 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
12765072 |
0 |
0 |
T2 |
144 |
144 |
0 |
0 |
T3 |
1760 |
1760 |
0 |
0 |
T4 |
82517 |
0 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
58990 |
0 |
0 |
0 |
T14 |
135128 |
130312 |
0 |
0 |
T15 |
704 |
704 |
0 |
0 |
T16 |
0 |
1144 |
0 |
0 |
T19 |
0 |
86904 |
0 |
0 |
T21 |
0 |
8600 |
0 |
0 |
T60 |
0 |
1488 |
0 |
0 |
T61 |
0 |
101936 |
0 |
0 |
T62 |
0 |
179560 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
12765072 |
0 |
0 |
T2 |
144 |
144 |
0 |
0 |
T3 |
1760 |
1760 |
0 |
0 |
T4 |
82517 |
0 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
58990 |
0 |
0 |
0 |
T14 |
135128 |
130312 |
0 |
0 |
T15 |
704 |
704 |
0 |
0 |
T16 |
0 |
1144 |
0 |
0 |
T19 |
0 |
86904 |
0 |
0 |
T21 |
0 |
8600 |
0 |
0 |
T60 |
0 |
1488 |
0 |
0 |
T61 |
0 |
101936 |
0 |
0 |
T62 |
0 |
179560 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
75693 |
0 |
0 |
T3 |
1760 |
33 |
0 |
0 |
T4 |
82517 |
0 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
58990 |
0 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
T15 |
704 |
10 |
0 |
0 |
T16 |
1144 |
18 |
0 |
0 |
T19 |
0 |
1203 |
0 |
0 |
T55 |
0 |
30 |
0 |
0 |
T57 |
0 |
1575 |
0 |
0 |
T60 |
0 |
21 |
0 |
0 |
T62 |
0 |
1797 |
0 |
0 |
T63 |
0 |
11 |
0 |
0 |
T65 |
0 |
615 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
495257 |
0 |
0 |
T1 |
57235 |
834 |
0 |
0 |
T2 |
1549 |
0 |
0 |
0 |
T3 |
4799 |
0 |
0 |
0 |
T4 |
88191 |
1863 |
0 |
0 |
T5 |
51612 |
832 |
0 |
0 |
T6 |
101513 |
832 |
0 |
0 |
T8 |
631962 |
832 |
0 |
0 |
T9 |
131405 |
836 |
0 |
0 |
T10 |
305106 |
6329 |
0 |
0 |
T11 |
0 |
2112 |
0 |
0 |
T12 |
0 |
840 |
0 |
0 |
T13 |
0 |
2611 |
0 |
0 |
T14 |
87494 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
495257 |
0 |
0 |
T1 |
57235 |
834 |
0 |
0 |
T2 |
1549 |
0 |
0 |
0 |
T3 |
4799 |
0 |
0 |
0 |
T4 |
88191 |
1863 |
0 |
0 |
T5 |
51612 |
832 |
0 |
0 |
T6 |
101513 |
832 |
0 |
0 |
T8 |
631962 |
832 |
0 |
0 |
T9 |
131405 |
836 |
0 |
0 |
T10 |
305106 |
6329 |
0 |
0 |
T11 |
0 |
2112 |
0 |
0 |
T12 |
0 |
840 |
0 |
0 |
T13 |
0 |
2611 |
0 |
0 |
T14 |
87494 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T15,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T15,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T16,T60 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T15,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T15,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T15,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T15,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
80411 |
0 |
0 |
T3 |
4799 |
60 |
0 |
0 |
T4 |
88191 |
0 |
0 |
0 |
T5 |
51612 |
0 |
0 |
0 |
T6 |
101513 |
0 |
0 |
0 |
T8 |
631962 |
0 |
0 |
0 |
T9 |
131405 |
0 |
0 |
0 |
T10 |
305106 |
0 |
0 |
0 |
T14 |
87494 |
0 |
0 |
0 |
T15 |
1092 |
4 |
0 |
0 |
T16 |
3661 |
39 |
0 |
0 |
T19 |
0 |
731 |
0 |
0 |
T55 |
0 |
36 |
0 |
0 |
T57 |
0 |
792 |
0 |
0 |
T60 |
0 |
91 |
0 |
0 |
T62 |
0 |
5030 |
0 |
0 |
T63 |
0 |
12 |
0 |
0 |
T64 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
121414305 |
0 |
0 |
T1 |
57235 |
57163 |
0 |
0 |
T2 |
1549 |
1492 |
0 |
0 |
T3 |
4799 |
4707 |
0 |
0 |
T4 |
88191 |
88095 |
0 |
0 |
T5 |
51612 |
51540 |
0 |
0 |
T6 |
101513 |
101508 |
0 |
0 |
T8 |
631962 |
631864 |
0 |
0 |
T9 |
131405 |
131316 |
0 |
0 |
T10 |
305106 |
305012 |
0 |
0 |
T14 |
87494 |
87395 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
80411 |
0 |
0 |
T3 |
4799 |
60 |
0 |
0 |
T4 |
88191 |
0 |
0 |
0 |
T5 |
51612 |
0 |
0 |
0 |
T6 |
101513 |
0 |
0 |
0 |
T8 |
631962 |
0 |
0 |
0 |
T9 |
131405 |
0 |
0 |
0 |
T10 |
305106 |
0 |
0 |
0 |
T14 |
87494 |
0 |
0 |
0 |
T15 |
1092 |
4 |
0 |
0 |
T16 |
3661 |
39 |
0 |
0 |
T19 |
0 |
731 |
0 |
0 |
T55 |
0 |
36 |
0 |
0 |
T57 |
0 |
792 |
0 |
0 |
T60 |
0 |
91 |
0 |
0 |
T62 |
0 |
5030 |
0 |
0 |
T63 |
0 |
12 |
0 |
0 |
T64 |
0 |
16 |
0 |
0 |