dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.66 99.29 91.20 91.67 96.13 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_egress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.67 86.67 33.33 66.67 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.36 85.00 45.45 55.00 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.01 94.37 60.00 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
86.83 94.37 68.33 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
tb.dut.u_tlul2sram_egress.u_rspfifo
tb.dut.u_tlul2sram_ingress.u_reqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10Not Covered
11CoveredT1,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T4,T5
101Not Covered
110Not Covered
111CoveredT1,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T4,T5
110Not Covered
111CoveredT1,T4,T5

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T4,T5

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T4,T5

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T5
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T4,T5
0 0 Covered T1,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39014337 5038114 0 0
DepthKnown_A 39014337 25666160 0 0
RvalidKnown_A 39014337 25666160 0 0
WreadyKnown_A 39014337 25666160 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39014337 5038114 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 5038114 0 0
T1 160162 41506 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 17743 0 0
T5 71078 980 0 0
T6 201598 7954 0 0
T8 104368 16210 0 0
T9 125712 744 0 0
T10 58990 53861 0 0
T11 0 20797 0 0
T12 0 22648 0 0
T13 0 11877 0 0
T14 135128 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 25666160 0 0
T1 160162 160162 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 82044 0 0
T5 71078 69778 0 0
T6 201598 201598 0 0
T8 104368 104008 0 0
T9 125712 125522 0 0
T10 58990 58990 0 0
T11 0 165608 0 0
T12 0 158784 0 0
T13 0 12949 0 0
T14 135128 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 25666160 0 0
T1 160162 160162 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 82044 0 0
T5 71078 69778 0 0
T6 201598 201598 0 0
T8 104368 104008 0 0
T9 125712 125522 0 0
T10 58990 58990 0 0
T11 0 165608 0 0
T12 0 158784 0 0
T13 0 12949 0 0
T14 135128 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 25666160 0 0
T1 160162 160162 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 82044 0 0
T5 71078 69778 0 0
T6 201598 201598 0 0
T8 104368 104008 0 0
T9 125712 125522 0 0
T10 58990 58990 0 0
T11 0 165608 0 0
T12 0 158784 0 0
T13 0 12949 0 0
T14 135128 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 5038114 0 0
T1 160162 41506 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 17743 0 0
T5 71078 980 0 0
T6 201598 7954 0 0
T8 104368 16210 0 0
T9 125712 744 0 0
T10 58990 53861 0 0
T11 0 20797 0 0
T12 0 22648 0 0
T13 0 11877 0 0
T14 135128 0 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10Not Covered
11CoveredT1,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T4,T5
101CoveredT1,T4,T5
110Not Covered
111CoveredT1,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T4,T5
110Not Covered
111CoveredT1,T4,T5

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T4,T5

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T4,T5

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T5
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T4,T5
0 0 Covered T1,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39014337 5320129 0 0
DepthKnown_A 39014337 25666160 0 0
RvalidKnown_A 39014337 25666160 0 0
WreadyKnown_A 39014337 25666160 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39014337 5320129 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 5320129 0 0
T1 160162 42962 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 18908 0 0
T5 71078 1040 0 0
T6 201598 8206 0 0
T8 104368 17344 0 0
T9 125712 764 0 0
T10 58990 58190 0 0
T11 0 22136 0 0
T12 0 23420 0 0
T13 0 12653 0 0
T14 135128 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 25666160 0 0
T1 160162 160162 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 82044 0 0
T5 71078 69778 0 0
T6 201598 201598 0 0
T8 104368 104008 0 0
T9 125712 125522 0 0
T10 58990 58990 0 0
T11 0 165608 0 0
T12 0 158784 0 0
T13 0 12949 0 0
T14 135128 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 25666160 0 0
T1 160162 160162 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 82044 0 0
T5 71078 69778 0 0
T6 201598 201598 0 0
T8 104368 104008 0 0
T9 125712 125522 0 0
T10 58990 58990 0 0
T11 0 165608 0 0
T12 0 158784 0 0
T13 0 12949 0 0
T14 135128 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 25666160 0 0
T1 160162 160162 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 82044 0 0
T5 71078 69778 0 0
T6 201598 201598 0 0
T8 104368 104008 0 0
T9 125712 125522 0 0
T10 58990 58990 0 0
T11 0 165608 0 0
T12 0 158784 0 0
T13 0 12949 0 0
T14 135128 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 5320129 0 0
T1 160162 42962 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 18908 0 0
T5 71078 1040 0 0
T6 201598 8206 0 0
T8 104368 17344 0 0
T9 125712 764 0 0
T10 58990 58190 0 0
T11 0 22136 0 0
T12 0 23420 0 0
T13 0 12653 0 0
T14 135128 0 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T4,T5
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T4,T5
0 0 Covered T1,T4,T5


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39014337 0 0 0
DepthKnown_A 39014337 25666160 0 0
RvalidKnown_A 39014337 25666160 0 0
WreadyKnown_A 39014337 25666160 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39014337 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 25666160 0 0
T1 160162 160162 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 82044 0 0
T5 71078 69778 0 0
T6 201598 201598 0 0
T8 104368 104008 0 0
T9 125712 125522 0 0
T10 58990 58990 0 0
T11 0 165608 0 0
T12 0 158784 0 0
T13 0 12949 0 0
T14 135128 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 25666160 0 0
T1 160162 160162 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 82044 0 0
T5 71078 69778 0 0
T6 201598 201598 0 0
T8 104368 104008 0 0
T9 125712 125522 0 0
T10 58990 58990 0 0
T11 0 165608 0 0
T12 0 158784 0 0
T13 0 12949 0 0
T14 135128 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 25666160 0 0
T1 160162 160162 0 0
T2 144 0 0 0
T3 1760 0 0 0
T4 82517 82044 0 0
T5 71078 69778 0 0
T6 201598 201598 0 0
T8 104368 104008 0 0
T9 125712 125522 0 0
T10 58990 58990 0 0
T11 0 165608 0 0
T12 0 158784 0 0
T13 0 12949 0 0
T14 135128 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T15,T16
10CoveredT1,T2,T3
11CoveredT2,T3,T14

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T14
10Not Covered
11CoveredT3,T15,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T3,T14
101Not Covered
110Not Covered
111CoveredT3,T15,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T15,T16
101CoveredT3,T15,T16
110Not Covered
111CoveredT3,T15,T16

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T15,T16

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T15,T16

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T15,T16
10CoveredT3,T15,T16
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T15,T16
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T3,T14
0 0 Covered T2,T3,T14


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T15,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39014337 2355871 0 0
DepthKnown_A 39014337 12765072 0 0
RvalidKnown_A 39014337 12765072 0 0
WreadyKnown_A 39014337 12765072 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39014337 2355871 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 2355871 0 0
T3 1760 1014 0 0
T4 82517 0 0 0
T5 71078 0 0 0
T6 201598 0 0 0
T8 104368 0 0 0
T9 125712 0 0 0
T10 58990 0 0 0
T14 135128 0 0 0
T15 704 301 0 0
T16 1144 526 0 0
T19 0 37291 0 0
T55 0 926 0 0
T57 0 49096 0 0
T60 0 642 0 0
T62 0 55933 0 0
T63 0 323 0 0
T65 0 19182 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 12765072 0 0
T2 144 144 0 0
T3 1760 1760 0 0
T4 82517 0 0 0
T5 71078 0 0 0
T6 201598 0 0 0
T8 104368 0 0 0
T9 125712 0 0 0
T10 58990 0 0 0
T14 135128 130312 0 0
T15 704 704 0 0
T16 0 1144 0 0
T19 0 86904 0 0
T21 0 8600 0 0
T60 0 1488 0 0
T61 0 101936 0 0
T62 0 179560 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 12765072 0 0
T2 144 144 0 0
T3 1760 1760 0 0
T4 82517 0 0 0
T5 71078 0 0 0
T6 201598 0 0 0
T8 104368 0 0 0
T9 125712 0 0 0
T10 58990 0 0 0
T14 135128 130312 0 0
T15 704 704 0 0
T16 0 1144 0 0
T19 0 86904 0 0
T21 0 8600 0 0
T60 0 1488 0 0
T61 0 101936 0 0
T62 0 179560 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 12765072 0 0
T2 144 144 0 0
T3 1760 1760 0 0
T4 82517 0 0 0
T5 71078 0 0 0
T6 201598 0 0 0
T8 104368 0 0 0
T9 125712 0 0 0
T10 58990 0 0 0
T14 135128 130312 0 0
T15 704 704 0 0
T16 0 1144 0 0
T19 0 86904 0 0
T21 0 8600 0 0
T60 0 1488 0 0
T61 0 101936 0 0
T62 0 179560 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 2355871 0 0
T3 1760 1014 0 0
T4 82517 0 0 0
T5 71078 0 0 0
T6 201598 0 0 0
T8 104368 0 0 0
T9 125712 0 0 0
T10 58990 0 0 0
T14 135128 0 0 0
T15 704 301 0 0
T16 1144 526 0 0
T19 0 37291 0 0
T55 0 926 0 0
T57 0 49096 0 0
T60 0 642 0 0
T62 0 55933 0 0
T63 0 323 0 0
T65 0 19182 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T3,T14

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T14
10Not Covered
11CoveredT3,T15,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T3,T14
101Not Covered
110Not Covered
111CoveredT3,T15,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT3,T15,T16

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T15,T16
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T15,T16


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T3,T14
0 0 Covered T2,T3,T14


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T15,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39014337 75693 0 0
DepthKnown_A 39014337 12765072 0 0
RvalidKnown_A 39014337 12765072 0 0
WreadyKnown_A 39014337 12765072 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39014337 75693 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 75693 0 0
T3 1760 33 0 0
T4 82517 0 0 0
T5 71078 0 0 0
T6 201598 0 0 0
T8 104368 0 0 0
T9 125712 0 0 0
T10 58990 0 0 0
T14 135128 0 0 0
T15 704 10 0 0
T16 1144 18 0 0
T19 0 1203 0 0
T55 0 30 0 0
T57 0 1575 0 0
T60 0 21 0 0
T62 0 1797 0 0
T63 0 11 0 0
T65 0 615 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 12765072 0 0
T2 144 144 0 0
T3 1760 1760 0 0
T4 82517 0 0 0
T5 71078 0 0 0
T6 201598 0 0 0
T8 104368 0 0 0
T9 125712 0 0 0
T10 58990 0 0 0
T14 135128 130312 0 0
T15 704 704 0 0
T16 0 1144 0 0
T19 0 86904 0 0
T21 0 8600 0 0
T60 0 1488 0 0
T61 0 101936 0 0
T62 0 179560 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 12765072 0 0
T2 144 144 0 0
T3 1760 1760 0 0
T4 82517 0 0 0
T5 71078 0 0 0
T6 201598 0 0 0
T8 104368 0 0 0
T9 125712 0 0 0
T10 58990 0 0 0
T14 135128 130312 0 0
T15 704 704 0 0
T16 0 1144 0 0
T19 0 86904 0 0
T21 0 8600 0 0
T60 0 1488 0 0
T61 0 101936 0 0
T62 0 179560 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 12765072 0 0
T2 144 144 0 0
T3 1760 1760 0 0
T4 82517 0 0 0
T5 71078 0 0 0
T6 201598 0 0 0
T8 104368 0 0 0
T9 125712 0 0 0
T10 58990 0 0 0
T14 135128 130312 0 0
T15 704 704 0 0
T16 0 1144 0 0
T19 0 86904 0 0
T21 0 8600 0 0
T60 0 1488 0 0
T61 0 101936 0 0
T62 0 179560 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39014337 75693 0 0
T3 1760 33 0 0
T4 82517 0 0 0
T5 71078 0 0 0
T6 201598 0 0 0
T8 104368 0 0 0
T9 125712 0 0 0
T10 58990 0 0 0
T14 135128 0 0 0
T15 704 10 0 0
T16 1144 18 0 0
T19 0 1203 0 0
T55 0 30 0 0
T57 0 1575 0 0
T60 0 21 0 0
T62 0 1797 0 0
T63 0 11 0 0
T65 0 615 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T4,T6
110Not Covered
111CoveredT1,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 121474548 495257 0 0
DepthKnown_A 121474548 121414305 0 0
RvalidKnown_A 121474548 121414305 0 0
WreadyKnown_A 121474548 121414305 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 121474548 495257 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 495257 0 0
T1 57235 834 0 0
T2 1549 0 0 0
T3 4799 0 0 0
T4 88191 1863 0 0
T5 51612 832 0 0
T6 101513 832 0 0
T8 631962 832 0 0
T9 131405 836 0 0
T10 305106 6329 0 0
T11 0 2112 0 0
T12 0 840 0 0
T13 0 2611 0 0
T14 87494 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 495257 0 0
T1 57235 834 0 0
T2 1549 0 0 0
T3 4799 0 0 0
T4 88191 1863 0 0
T5 51612 832 0 0
T6 101513 832 0 0
T8 631962 832 0 0
T9 131405 836 0 0
T10 305106 6329 0 0
T11 0 2112 0 0
T12 0 840 0 0
T13 0 2611 0 0
T14 87494 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 121474548 0 0 0
DepthKnown_A 121474548 121414305 0 0
RvalidKnown_A 121474548 121414305 0 0
WreadyKnown_A 121474548 121414305 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 121474548 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 6 66.67
TERNARY 130 2 1 50.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 121474548 0 0 0
DepthKnown_A 121474548 121414305 0 0
RvalidKnown_A 121474548 121414305 0 0
WreadyKnown_A 121474548 121414305 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 121474548 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T15,T16
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T15,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T15,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T16,T60
110Not Covered
111CoveredT3,T15,T16

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T15,T16
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T15,T16


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T15,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 121474548 80411 0 0
DepthKnown_A 121474548 121414305 0 0
RvalidKnown_A 121474548 121414305 0 0
WreadyKnown_A 121474548 121414305 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 121474548 80411 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 80411 0 0
T3 4799 60 0 0
T4 88191 0 0 0
T5 51612 0 0 0
T6 101513 0 0 0
T8 631962 0 0 0
T9 131405 0 0 0
T10 305106 0 0 0
T14 87494 0 0 0
T15 1092 4 0 0
T16 3661 39 0 0
T19 0 731 0 0
T55 0 36 0 0
T57 0 792 0 0
T60 0 91 0 0
T62 0 5030 0 0
T63 0 12 0 0
T64 0 16 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 121414305 0 0
T1 57235 57163 0 0
T2 1549 1492 0 0
T3 4799 4707 0 0
T4 88191 88095 0 0
T5 51612 51540 0 0
T6 101513 101508 0 0
T8 631962 631864 0 0
T9 131405 131316 0 0
T10 305106 305012 0 0
T14 87494 87395 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 121474548 80411 0 0
T3 4799 60 0 0
T4 88191 0 0 0
T5 51612 0 0 0
T6 101513 0 0 0
T8 631962 0 0 0
T9 131405 0 0 0
T10 305106 0 0 0
T14 87494 0 0 0
T15 1092 4 0 0
T16 3661 39 0 0
T19 0 731 0 0
T55 0 36 0 0
T57 0 792 0 0
T60 0 91 0 0
T62 0 5030 0 0
T63 0 12 0 0
T64 0 16 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%