Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
5299784 |
0 |
0 |
T1 |
7053 |
5908 |
0 |
0 |
T3 |
14896 |
80 |
0 |
0 |
T4 |
222990 |
28404 |
0 |
0 |
T5 |
105535 |
41687 |
0 |
0 |
T6 |
17874 |
16626 |
0 |
0 |
T7 |
15710 |
14658 |
0 |
0 |
T8 |
154402 |
36908 |
0 |
0 |
T9 |
106160 |
16164 |
0 |
0 |
T10 |
29524 |
5786 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
T68 |
0 |
49060 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
24906006 |
0 |
0 |
T1 |
7053 |
6974 |
0 |
0 |
T3 |
14896 |
14896 |
0 |
0 |
T4 |
222990 |
222990 |
0 |
0 |
T5 |
105535 |
104811 |
0 |
0 |
T6 |
17874 |
17874 |
0 |
0 |
T7 |
15710 |
15710 |
0 |
0 |
T8 |
154402 |
154074 |
0 |
0 |
T9 |
106160 |
105848 |
0 |
0 |
T10 |
29524 |
29524 |
0 |
0 |
T11 |
0 |
98560 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
24906006 |
0 |
0 |
T1 |
7053 |
6974 |
0 |
0 |
T3 |
14896 |
14896 |
0 |
0 |
T4 |
222990 |
222990 |
0 |
0 |
T5 |
105535 |
104811 |
0 |
0 |
T6 |
17874 |
17874 |
0 |
0 |
T7 |
15710 |
15710 |
0 |
0 |
T8 |
154402 |
154074 |
0 |
0 |
T9 |
106160 |
105848 |
0 |
0 |
T10 |
29524 |
29524 |
0 |
0 |
T11 |
0 |
98560 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
24906006 |
0 |
0 |
T1 |
7053 |
6974 |
0 |
0 |
T3 |
14896 |
14896 |
0 |
0 |
T4 |
222990 |
222990 |
0 |
0 |
T5 |
105535 |
104811 |
0 |
0 |
T6 |
17874 |
17874 |
0 |
0 |
T7 |
15710 |
15710 |
0 |
0 |
T8 |
154402 |
154074 |
0 |
0 |
T9 |
106160 |
105848 |
0 |
0 |
T10 |
29524 |
29524 |
0 |
0 |
T11 |
0 |
98560 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
5299784 |
0 |
0 |
T1 |
7053 |
5908 |
0 |
0 |
T3 |
14896 |
80 |
0 |
0 |
T4 |
222990 |
28404 |
0 |
0 |
T5 |
105535 |
41687 |
0 |
0 |
T6 |
17874 |
16626 |
0 |
0 |
T7 |
15710 |
14658 |
0 |
0 |
T8 |
154402 |
36908 |
0 |
0 |
T9 |
106160 |
16164 |
0 |
0 |
T10 |
29524 |
5786 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
T68 |
0 |
49060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
5591792 |
0 |
0 |
T1 |
7053 |
6694 |
0 |
0 |
T3 |
14896 |
80 |
0 |
0 |
T4 |
222990 |
30014 |
0 |
0 |
T5 |
105535 |
44219 |
0 |
0 |
T6 |
17874 |
17578 |
0 |
0 |
T7 |
15710 |
15446 |
0 |
0 |
T8 |
154402 |
38096 |
0 |
0 |
T9 |
106160 |
17576 |
0 |
0 |
T10 |
29524 |
6162 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
T68 |
0 |
52536 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
24906006 |
0 |
0 |
T1 |
7053 |
6974 |
0 |
0 |
T3 |
14896 |
14896 |
0 |
0 |
T4 |
222990 |
222990 |
0 |
0 |
T5 |
105535 |
104811 |
0 |
0 |
T6 |
17874 |
17874 |
0 |
0 |
T7 |
15710 |
15710 |
0 |
0 |
T8 |
154402 |
154074 |
0 |
0 |
T9 |
106160 |
105848 |
0 |
0 |
T10 |
29524 |
29524 |
0 |
0 |
T11 |
0 |
98560 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
24906006 |
0 |
0 |
T1 |
7053 |
6974 |
0 |
0 |
T3 |
14896 |
14896 |
0 |
0 |
T4 |
222990 |
222990 |
0 |
0 |
T5 |
105535 |
104811 |
0 |
0 |
T6 |
17874 |
17874 |
0 |
0 |
T7 |
15710 |
15710 |
0 |
0 |
T8 |
154402 |
154074 |
0 |
0 |
T9 |
106160 |
105848 |
0 |
0 |
T10 |
29524 |
29524 |
0 |
0 |
T11 |
0 |
98560 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
24906006 |
0 |
0 |
T1 |
7053 |
6974 |
0 |
0 |
T3 |
14896 |
14896 |
0 |
0 |
T4 |
222990 |
222990 |
0 |
0 |
T5 |
105535 |
104811 |
0 |
0 |
T6 |
17874 |
17874 |
0 |
0 |
T7 |
15710 |
15710 |
0 |
0 |
T8 |
154402 |
154074 |
0 |
0 |
T9 |
106160 |
105848 |
0 |
0 |
T10 |
29524 |
29524 |
0 |
0 |
T11 |
0 |
98560 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
5591792 |
0 |
0 |
T1 |
7053 |
6694 |
0 |
0 |
T3 |
14896 |
80 |
0 |
0 |
T4 |
222990 |
30014 |
0 |
0 |
T5 |
105535 |
44219 |
0 |
0 |
T6 |
17874 |
17578 |
0 |
0 |
T7 |
15710 |
15446 |
0 |
0 |
T8 |
154402 |
38096 |
0 |
0 |
T9 |
106160 |
17576 |
0 |
0 |
T10 |
29524 |
6162 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
T68 |
0 |
52536 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
24906006 |
0 |
0 |
T1 |
7053 |
6974 |
0 |
0 |
T3 |
14896 |
14896 |
0 |
0 |
T4 |
222990 |
222990 |
0 |
0 |
T5 |
105535 |
104811 |
0 |
0 |
T6 |
17874 |
17874 |
0 |
0 |
T7 |
15710 |
15710 |
0 |
0 |
T8 |
154402 |
154074 |
0 |
0 |
T9 |
106160 |
105848 |
0 |
0 |
T10 |
29524 |
29524 |
0 |
0 |
T11 |
0 |
98560 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
24906006 |
0 |
0 |
T1 |
7053 |
6974 |
0 |
0 |
T3 |
14896 |
14896 |
0 |
0 |
T4 |
222990 |
222990 |
0 |
0 |
T5 |
105535 |
104811 |
0 |
0 |
T6 |
17874 |
17874 |
0 |
0 |
T7 |
15710 |
15710 |
0 |
0 |
T8 |
154402 |
154074 |
0 |
0 |
T9 |
106160 |
105848 |
0 |
0 |
T10 |
29524 |
29524 |
0 |
0 |
T11 |
0 |
98560 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
24906006 |
0 |
0 |
T1 |
7053 |
6974 |
0 |
0 |
T3 |
14896 |
14896 |
0 |
0 |
T4 |
222990 |
222990 |
0 |
0 |
T5 |
105535 |
104811 |
0 |
0 |
T6 |
17874 |
17874 |
0 |
0 |
T7 |
15710 |
15710 |
0 |
0 |
T8 |
154402 |
154074 |
0 |
0 |
T9 |
106160 |
105848 |
0 |
0 |
T10 |
29524 |
29524 |
0 |
0 |
T11 |
0 |
98560 |
0 |
0 |
T12 |
850 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T15,T19 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T15,T19 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T12,T15,T19 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T15,T16,T17 |
1 | 0 | 1 | Covered | T15,T16,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T15,T16,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T15,T16,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T16,T17 |
1 | 0 | Covered | T15,T16,T17 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T16,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T12,T15,T19 |
0 |
0 |
Covered |
T12,T15,T19 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T16,T17 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
2096735 |
0 |
0 |
T11 |
98560 |
0 |
0 |
0 |
T15 |
6983 |
2258 |
0 |
0 |
T16 |
5058 |
1529 |
0 |
0 |
T17 |
0 |
49745 |
0 |
0 |
T19 |
159770 |
0 |
0 |
0 |
T21 |
22370 |
0 |
0 |
0 |
T22 |
1368 |
0 |
0 |
0 |
T27 |
59361 |
0 |
0 |
0 |
T42 |
137937 |
0 |
0 |
0 |
T60 |
0 |
11345 |
0 |
0 |
T61 |
0 |
858 |
0 |
0 |
T62 |
0 |
1707 |
0 |
0 |
T63 |
0 |
14086 |
0 |
0 |
T64 |
0 |
1198 |
0 |
0 |
T65 |
0 |
28016 |
0 |
0 |
T66 |
0 |
1259 |
0 |
0 |
T68 |
142961 |
0 |
0 |
0 |
T69 |
122228 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
13045588 |
0 |
0 |
T5 |
105535 |
0 |
0 |
0 |
T6 |
17874 |
0 |
0 |
0 |
T7 |
15710 |
0 |
0 |
0 |
T8 |
154402 |
0 |
0 |
0 |
T9 |
106160 |
0 |
0 |
0 |
T10 |
29524 |
0 |
0 |
0 |
T11 |
98560 |
0 |
0 |
0 |
T12 |
850 |
432 |
0 |
0 |
T15 |
6983 |
6448 |
0 |
0 |
T16 |
0 |
4480 |
0 |
0 |
T17 |
0 |
510400 |
0 |
0 |
T19 |
159770 |
153216 |
0 |
0 |
T21 |
0 |
20648 |
0 |
0 |
T22 |
0 |
1368 |
0 |
0 |
T23 |
0 |
1296 |
0 |
0 |
T58 |
0 |
1440 |
0 |
0 |
T59 |
0 |
1296 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
13045588 |
0 |
0 |
T5 |
105535 |
0 |
0 |
0 |
T6 |
17874 |
0 |
0 |
0 |
T7 |
15710 |
0 |
0 |
0 |
T8 |
154402 |
0 |
0 |
0 |
T9 |
106160 |
0 |
0 |
0 |
T10 |
29524 |
0 |
0 |
0 |
T11 |
98560 |
0 |
0 |
0 |
T12 |
850 |
432 |
0 |
0 |
T15 |
6983 |
6448 |
0 |
0 |
T16 |
0 |
4480 |
0 |
0 |
T17 |
0 |
510400 |
0 |
0 |
T19 |
159770 |
153216 |
0 |
0 |
T21 |
0 |
20648 |
0 |
0 |
T22 |
0 |
1368 |
0 |
0 |
T23 |
0 |
1296 |
0 |
0 |
T58 |
0 |
1440 |
0 |
0 |
T59 |
0 |
1296 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
13045588 |
0 |
0 |
T5 |
105535 |
0 |
0 |
0 |
T6 |
17874 |
0 |
0 |
0 |
T7 |
15710 |
0 |
0 |
0 |
T8 |
154402 |
0 |
0 |
0 |
T9 |
106160 |
0 |
0 |
0 |
T10 |
29524 |
0 |
0 |
0 |
T11 |
98560 |
0 |
0 |
0 |
T12 |
850 |
432 |
0 |
0 |
T15 |
6983 |
6448 |
0 |
0 |
T16 |
0 |
4480 |
0 |
0 |
T17 |
0 |
510400 |
0 |
0 |
T19 |
159770 |
153216 |
0 |
0 |
T21 |
0 |
20648 |
0 |
0 |
T22 |
0 |
1368 |
0 |
0 |
T23 |
0 |
1296 |
0 |
0 |
T58 |
0 |
1440 |
0 |
0 |
T59 |
0 |
1296 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
2096735 |
0 |
0 |
T11 |
98560 |
0 |
0 |
0 |
T15 |
6983 |
2258 |
0 |
0 |
T16 |
5058 |
1529 |
0 |
0 |
T17 |
0 |
49745 |
0 |
0 |
T19 |
159770 |
0 |
0 |
0 |
T21 |
22370 |
0 |
0 |
0 |
T22 |
1368 |
0 |
0 |
0 |
T27 |
59361 |
0 |
0 |
0 |
T42 |
137937 |
0 |
0 |
0 |
T60 |
0 |
11345 |
0 |
0 |
T61 |
0 |
858 |
0 |
0 |
T62 |
0 |
1707 |
0 |
0 |
T63 |
0 |
14086 |
0 |
0 |
T64 |
0 |
1198 |
0 |
0 |
T65 |
0 |
28016 |
0 |
0 |
T66 |
0 |
1259 |
0 |
0 |
T68 |
142961 |
0 |
0 |
0 |
T69 |
122228 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T15,T19 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T15,T19 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T12,T15,T19 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T15,T16,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T15,T16,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T12,T15,T19 |
0 |
0 |
Covered |
T12,T15,T19 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T16,T17 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
67387 |
0 |
0 |
T11 |
98560 |
0 |
0 |
0 |
T15 |
6983 |
73 |
0 |
0 |
T16 |
5058 |
49 |
0 |
0 |
T17 |
0 |
1596 |
0 |
0 |
T19 |
159770 |
0 |
0 |
0 |
T21 |
22370 |
0 |
0 |
0 |
T22 |
1368 |
0 |
0 |
0 |
T27 |
59361 |
0 |
0 |
0 |
T42 |
137937 |
0 |
0 |
0 |
T60 |
0 |
368 |
0 |
0 |
T61 |
0 |
27 |
0 |
0 |
T62 |
0 |
55 |
0 |
0 |
T63 |
0 |
450 |
0 |
0 |
T64 |
0 |
40 |
0 |
0 |
T65 |
0 |
896 |
0 |
0 |
T66 |
0 |
40 |
0 |
0 |
T68 |
142961 |
0 |
0 |
0 |
T69 |
122228 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
13045588 |
0 |
0 |
T5 |
105535 |
0 |
0 |
0 |
T6 |
17874 |
0 |
0 |
0 |
T7 |
15710 |
0 |
0 |
0 |
T8 |
154402 |
0 |
0 |
0 |
T9 |
106160 |
0 |
0 |
0 |
T10 |
29524 |
0 |
0 |
0 |
T11 |
98560 |
0 |
0 |
0 |
T12 |
850 |
432 |
0 |
0 |
T15 |
6983 |
6448 |
0 |
0 |
T16 |
0 |
4480 |
0 |
0 |
T17 |
0 |
510400 |
0 |
0 |
T19 |
159770 |
153216 |
0 |
0 |
T21 |
0 |
20648 |
0 |
0 |
T22 |
0 |
1368 |
0 |
0 |
T23 |
0 |
1296 |
0 |
0 |
T58 |
0 |
1440 |
0 |
0 |
T59 |
0 |
1296 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
13045588 |
0 |
0 |
T5 |
105535 |
0 |
0 |
0 |
T6 |
17874 |
0 |
0 |
0 |
T7 |
15710 |
0 |
0 |
0 |
T8 |
154402 |
0 |
0 |
0 |
T9 |
106160 |
0 |
0 |
0 |
T10 |
29524 |
0 |
0 |
0 |
T11 |
98560 |
0 |
0 |
0 |
T12 |
850 |
432 |
0 |
0 |
T15 |
6983 |
6448 |
0 |
0 |
T16 |
0 |
4480 |
0 |
0 |
T17 |
0 |
510400 |
0 |
0 |
T19 |
159770 |
153216 |
0 |
0 |
T21 |
0 |
20648 |
0 |
0 |
T22 |
0 |
1368 |
0 |
0 |
T23 |
0 |
1296 |
0 |
0 |
T58 |
0 |
1440 |
0 |
0 |
T59 |
0 |
1296 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
13045588 |
0 |
0 |
T5 |
105535 |
0 |
0 |
0 |
T6 |
17874 |
0 |
0 |
0 |
T7 |
15710 |
0 |
0 |
0 |
T8 |
154402 |
0 |
0 |
0 |
T9 |
106160 |
0 |
0 |
0 |
T10 |
29524 |
0 |
0 |
0 |
T11 |
98560 |
0 |
0 |
0 |
T12 |
850 |
432 |
0 |
0 |
T15 |
6983 |
6448 |
0 |
0 |
T16 |
0 |
4480 |
0 |
0 |
T17 |
0 |
510400 |
0 |
0 |
T19 |
159770 |
153216 |
0 |
0 |
T21 |
0 |
20648 |
0 |
0 |
T22 |
0 |
1368 |
0 |
0 |
T23 |
0 |
1296 |
0 |
0 |
T58 |
0 |
1440 |
0 |
0 |
T59 |
0 |
1296 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38526514 |
67387 |
0 |
0 |
T11 |
98560 |
0 |
0 |
0 |
T15 |
6983 |
73 |
0 |
0 |
T16 |
5058 |
49 |
0 |
0 |
T17 |
0 |
1596 |
0 |
0 |
T19 |
159770 |
0 |
0 |
0 |
T21 |
22370 |
0 |
0 |
0 |
T22 |
1368 |
0 |
0 |
0 |
T27 |
59361 |
0 |
0 |
0 |
T42 |
137937 |
0 |
0 |
0 |
T60 |
0 |
368 |
0 |
0 |
T61 |
0 |
27 |
0 |
0 |
T62 |
0 |
55 |
0 |
0 |
T63 |
0 |
450 |
0 |
0 |
T64 |
0 |
40 |
0 |
0 |
T65 |
0 |
896 |
0 |
0 |
T66 |
0 |
40 |
0 |
0 |
T68 |
142961 |
0 |
0 |
0 |
T69 |
122228 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
455094 |
0 |
0 |
T1 |
31377 |
832 |
0 |
0 |
T2 |
1411 |
0 |
0 |
0 |
T3 |
92713 |
832 |
0 |
0 |
T4 |
449357 |
832 |
0 |
0 |
T5 |
118845 |
3136 |
0 |
0 |
T6 |
20879 |
832 |
0 |
0 |
T7 |
11920 |
840 |
0 |
0 |
T8 |
0 |
832 |
0 |
0 |
T9 |
0 |
3659 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
7962 |
0 |
0 |
0 |
T13 |
7428 |
0 |
0 |
0 |
T14 |
964 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
455094 |
0 |
0 |
T1 |
31377 |
832 |
0 |
0 |
T2 |
1411 |
0 |
0 |
0 |
T3 |
92713 |
832 |
0 |
0 |
T4 |
449357 |
832 |
0 |
0 |
T5 |
118845 |
3136 |
0 |
0 |
T6 |
20879 |
832 |
0 |
0 |
T7 |
11920 |
840 |
0 |
0 |
T8 |
0 |
832 |
0 |
0 |
T9 |
0 |
3659 |
0 |
0 |
T10 |
0 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
7962 |
0 |
0 |
0 |
T13 |
7428 |
0 |
0 |
0 |
T14 |
964 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T15,T17,T60 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T15,T16,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T15,T16,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T16,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
77688 |
0 |
0 |
T11 |
693128 |
0 |
0 |
0 |
T15 |
11165 |
165 |
0 |
0 |
T16 |
17221 |
60 |
0 |
0 |
T17 |
0 |
4720 |
0 |
0 |
T19 |
130556 |
0 |
0 |
0 |
T20 |
1794 |
0 |
0 |
0 |
T21 |
80842 |
0 |
0 |
0 |
T22 |
9100 |
0 |
0 |
0 |
T60 |
0 |
83 |
0 |
0 |
T61 |
0 |
31 |
0 |
0 |
T62 |
0 |
40 |
0 |
0 |
T63 |
0 |
396 |
0 |
0 |
T64 |
0 |
49 |
0 |
0 |
T65 |
0 |
764 |
0 |
0 |
T66 |
0 |
33 |
0 |
0 |
T67 |
1217 |
0 |
0 |
0 |
T68 |
43072 |
0 |
0 |
0 |
T69 |
743428 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
113751772 |
0 |
0 |
T1 |
31377 |
31295 |
0 |
0 |
T2 |
1411 |
1336 |
0 |
0 |
T3 |
92713 |
92643 |
0 |
0 |
T4 |
449357 |
449262 |
0 |
0 |
T5 |
118845 |
118794 |
0 |
0 |
T6 |
20879 |
20808 |
0 |
0 |
T7 |
11920 |
11861 |
0 |
0 |
T12 |
7962 |
7909 |
0 |
0 |
T13 |
7428 |
7131 |
0 |
0 |
T14 |
964 |
901 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113809975 |
77688 |
0 |
0 |
T11 |
693128 |
0 |
0 |
0 |
T15 |
11165 |
165 |
0 |
0 |
T16 |
17221 |
60 |
0 |
0 |
T17 |
0 |
4720 |
0 |
0 |
T19 |
130556 |
0 |
0 |
0 |
T20 |
1794 |
0 |
0 |
0 |
T21 |
80842 |
0 |
0 |
0 |
T22 |
9100 |
0 |
0 |
0 |
T60 |
0 |
83 |
0 |
0 |
T61 |
0 |
31 |
0 |
0 |
T62 |
0 |
40 |
0 |
0 |
T63 |
0 |
396 |
0 |
0 |
T64 |
0 |
49 |
0 |
0 |
T65 |
0 |
764 |
0 |
0 |
T66 |
0 |
33 |
0 |
0 |
T67 |
1217 |
0 |
0 |
0 |
T68 |
43072 |
0 |
0 |
0 |
T69 |
743428 |
0 |
0 |
0 |