Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 536071614 2736639 0 0
gen_wmask[1].MaskCheckPortA_A 536071614 2736639 0 0
gen_wmask[2].MaskCheckPortA_A 536071614 2736639 0 0
gen_wmask[3].MaskCheckPortA_A 536071614 2736639 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 536071614 2736639 0 0
T1 207663 832 0 0
T2 1498131 16495 0 0
T3 13478 131 0 0
T4 276771 832 0 0
T5 557199 11416 0 0
T6 1987 0 0 0
T7 9245 71 0 0
T8 810838 4287 0 0
T9 407993 7682 0 0
T10 1004124 17010 0 0
T11 96578 832 0 0
T12 188563 0 0 0
T21 0 1895 0 0
T22 0 684 0 0
T23 0 5526 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 536071614 2736639 0 0
T1 207663 832 0 0
T2 1498131 16495 0 0
T3 13478 131 0 0
T4 276771 832 0 0
T5 557199 11416 0 0
T6 1987 0 0 0
T7 9245 71 0 0
T8 810838 4287 0 0
T9 407993 7682 0 0
T10 1004124 17010 0 0
T11 96578 832 0 0
T12 188563 0 0 0
T21 0 1895 0 0
T22 0 684 0 0
T23 0 5526 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 536071614 2736639 0 0
T1 207663 832 0 0
T2 1498131 16495 0 0
T3 13478 131 0 0
T4 276771 832 0 0
T5 557199 11416 0 0
T6 1987 0 0 0
T7 9245 71 0 0
T8 810838 4287 0 0
T9 407993 7682 0 0
T10 1004124 17010 0 0
T11 96578 832 0 0
T12 188563 0 0 0
T21 0 1895 0 0
T22 0 684 0 0
T23 0 5526 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 536071614 2736639 0 0
T1 207663 832 0 0
T2 1498131 16495 0 0
T3 13478 131 0 0
T4 276771 832 0 0
T5 557199 11416 0 0
T6 1987 0 0 0
T7 9245 71 0 0
T8 810838 4287 0 0
T9 407993 7682 0 0
T10 1004124 17010 0 0
T11 96578 832 0 0
T12 188563 0 0 0
T21 0 1895 0 0
T22 0 684 0 0
T23 0 5526 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 403223503 1848215 0 0
gen_wmask[1].MaskCheckPortA_A 403223503 1848215 0 0
gen_wmask[2].MaskCheckPortA_A 403223503 1848215 0 0
gen_wmask[3].MaskCheckPortA_A 403223503 1848215 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403223503 1848215 0 0
T1 207663 832 0 0
T2 743168 12105 0 0
T3 11702 17 0 0
T4 222139 832 0 0
T5 130615 5222 0 0
T6 1987 0 0 0
T7 8169 2 0 0
T8 707601 1546 0 0
T9 152546 3615 0 0
T10 288162 12446 0 0
T11 0 832 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403223503 1848215 0 0
T1 207663 832 0 0
T2 743168 12105 0 0
T3 11702 17 0 0
T4 222139 832 0 0
T5 130615 5222 0 0
T6 1987 0 0 0
T7 8169 2 0 0
T8 707601 1546 0 0
T9 152546 3615 0 0
T10 288162 12446 0 0
T11 0 832 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403223503 1848215 0 0
T1 207663 832 0 0
T2 743168 12105 0 0
T3 11702 17 0 0
T4 222139 832 0 0
T5 130615 5222 0 0
T6 1987 0 0 0
T7 8169 2 0 0
T8 707601 1546 0 0
T9 152546 3615 0 0
T10 288162 12446 0 0
T11 0 832 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403223503 1848215 0 0
T1 207663 832 0 0
T2 743168 12105 0 0
T3 11702 17 0 0
T4 222139 832 0 0
T5 130615 5222 0 0
T6 1987 0 0 0
T7 8169 2 0 0
T8 707601 1546 0 0
T9 152546 3615 0 0
T10 288162 12446 0 0
T11 0 832 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 132848111 888424 0 0
gen_wmask[1].MaskCheckPortA_A 132848111 888424 0 0
gen_wmask[2].MaskCheckPortA_A 132848111 888424 0 0
gen_wmask[3].MaskCheckPortA_A 132848111 888424 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 132848111 888424 0 0
T2 754963 4390 0 0
T3 1776 114 0 0
T4 54632 0 0 0
T5 426584 6194 0 0
T7 1076 69 0 0
T8 103237 2741 0 0
T9 255447 4067 0 0
T10 715962 4564 0 0
T11 96578 0 0 0
T12 188563 0 0 0
T21 0 1895 0 0
T22 0 684 0 0
T23 0 5526 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 132848111 888424 0 0
T2 754963 4390 0 0
T3 1776 114 0 0
T4 54632 0 0 0
T5 426584 6194 0 0
T7 1076 69 0 0
T8 103237 2741 0 0
T9 255447 4067 0 0
T10 715962 4564 0 0
T11 96578 0 0 0
T12 188563 0 0 0
T21 0 1895 0 0
T22 0 684 0 0
T23 0 5526 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 132848111 888424 0 0
T2 754963 4390 0 0
T3 1776 114 0 0
T4 54632 0 0 0
T5 426584 6194 0 0
T7 1076 69 0 0
T8 103237 2741 0 0
T9 255447 4067 0 0
T10 715962 4564 0 0
T11 96578 0 0 0
T12 188563 0 0 0
T21 0 1895 0 0
T22 0 684 0 0
T23 0 5526 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 132848111 888424 0 0
T2 754963 4390 0 0
T3 1776 114 0 0
T4 54632 0 0 0
T5 426584 6194 0 0
T7 1076 69 0 0
T8 103237 2741 0 0
T9 255447 4067 0 0
T10 715962 4564 0 0
T11 96578 0 0 0
T12 188563 0 0 0
T21 0 1895 0 0
T22 0 684 0 0
T23 0 5526 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%