Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
18442567 |
0 |
0 |
T2 |
754963 |
51968 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
26788 |
0 |
0 |
T5 |
426584 |
56469 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
20400 |
0 |
0 |
T10 |
715962 |
38743 |
0 |
0 |
T11 |
96578 |
44658 |
0 |
0 |
T12 |
188563 |
57722 |
0 |
0 |
T13 |
0 |
28863 |
0 |
0 |
T21 |
0 |
32942 |
0 |
0 |
T25 |
0 |
9968 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
102230959 |
0 |
0 |
T1 |
40900 |
40900 |
0 |
0 |
T2 |
754963 |
470599 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
54632 |
0 |
0 |
T5 |
426584 |
348360 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
119205 |
0 |
0 |
T10 |
715962 |
486813 |
0 |
0 |
T11 |
96578 |
96578 |
0 |
0 |
T12 |
0 |
187800 |
0 |
0 |
T13 |
0 |
81120 |
0 |
0 |
T14 |
0 |
60728 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
102230959 |
0 |
0 |
T1 |
40900 |
40900 |
0 |
0 |
T2 |
754963 |
470599 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
54632 |
0 |
0 |
T5 |
426584 |
348360 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
119205 |
0 |
0 |
T10 |
715962 |
486813 |
0 |
0 |
T11 |
96578 |
96578 |
0 |
0 |
T12 |
0 |
187800 |
0 |
0 |
T13 |
0 |
81120 |
0 |
0 |
T14 |
0 |
60728 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
102230959 |
0 |
0 |
T1 |
40900 |
40900 |
0 |
0 |
T2 |
754963 |
470599 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
54632 |
0 |
0 |
T5 |
426584 |
348360 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
119205 |
0 |
0 |
T10 |
715962 |
486813 |
0 |
0 |
T11 |
96578 |
96578 |
0 |
0 |
T12 |
0 |
187800 |
0 |
0 |
T13 |
0 |
81120 |
0 |
0 |
T14 |
0 |
60728 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
18442567 |
0 |
0 |
T2 |
754963 |
51968 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
26788 |
0 |
0 |
T5 |
426584 |
56469 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
20400 |
0 |
0 |
T10 |
715962 |
38743 |
0 |
0 |
T11 |
96578 |
44658 |
0 |
0 |
T12 |
188563 |
57722 |
0 |
0 |
T13 |
0 |
28863 |
0 |
0 |
T21 |
0 |
32942 |
0 |
0 |
T25 |
0 |
9968 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
19395160 |
0 |
0 |
T2 |
754963 |
53852 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
28564 |
0 |
0 |
T5 |
426584 |
59789 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
21089 |
0 |
0 |
T10 |
715962 |
40654 |
0 |
0 |
T11 |
96578 |
46096 |
0 |
0 |
T12 |
188563 |
60648 |
0 |
0 |
T13 |
0 |
29776 |
0 |
0 |
T21 |
0 |
34390 |
0 |
0 |
T25 |
0 |
10344 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
102230959 |
0 |
0 |
T1 |
40900 |
40900 |
0 |
0 |
T2 |
754963 |
470599 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
54632 |
0 |
0 |
T5 |
426584 |
348360 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
119205 |
0 |
0 |
T10 |
715962 |
486813 |
0 |
0 |
T11 |
96578 |
96578 |
0 |
0 |
T12 |
0 |
187800 |
0 |
0 |
T13 |
0 |
81120 |
0 |
0 |
T14 |
0 |
60728 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
102230959 |
0 |
0 |
T1 |
40900 |
40900 |
0 |
0 |
T2 |
754963 |
470599 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
54632 |
0 |
0 |
T5 |
426584 |
348360 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
119205 |
0 |
0 |
T10 |
715962 |
486813 |
0 |
0 |
T11 |
96578 |
96578 |
0 |
0 |
T12 |
0 |
187800 |
0 |
0 |
T13 |
0 |
81120 |
0 |
0 |
T14 |
0 |
60728 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
102230959 |
0 |
0 |
T1 |
40900 |
40900 |
0 |
0 |
T2 |
754963 |
470599 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
54632 |
0 |
0 |
T5 |
426584 |
348360 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
119205 |
0 |
0 |
T10 |
715962 |
486813 |
0 |
0 |
T11 |
96578 |
96578 |
0 |
0 |
T12 |
0 |
187800 |
0 |
0 |
T13 |
0 |
81120 |
0 |
0 |
T14 |
0 |
60728 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
19395160 |
0 |
0 |
T2 |
754963 |
53852 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
28564 |
0 |
0 |
T5 |
426584 |
59789 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
21089 |
0 |
0 |
T10 |
715962 |
40654 |
0 |
0 |
T11 |
96578 |
46096 |
0 |
0 |
T12 |
188563 |
60648 |
0 |
0 |
T13 |
0 |
29776 |
0 |
0 |
T21 |
0 |
34390 |
0 |
0 |
T25 |
0 |
10344 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
102230959 |
0 |
0 |
T1 |
40900 |
40900 |
0 |
0 |
T2 |
754963 |
470599 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
54632 |
0 |
0 |
T5 |
426584 |
348360 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
119205 |
0 |
0 |
T10 |
715962 |
486813 |
0 |
0 |
T11 |
96578 |
96578 |
0 |
0 |
T12 |
0 |
187800 |
0 |
0 |
T13 |
0 |
81120 |
0 |
0 |
T14 |
0 |
60728 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
102230959 |
0 |
0 |
T1 |
40900 |
40900 |
0 |
0 |
T2 |
754963 |
470599 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
54632 |
0 |
0 |
T5 |
426584 |
348360 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
119205 |
0 |
0 |
T10 |
715962 |
486813 |
0 |
0 |
T11 |
96578 |
96578 |
0 |
0 |
T12 |
0 |
187800 |
0 |
0 |
T13 |
0 |
81120 |
0 |
0 |
T14 |
0 |
60728 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
102230959 |
0 |
0 |
T1 |
40900 |
40900 |
0 |
0 |
T2 |
754963 |
470599 |
0 |
0 |
T3 |
1776 |
0 |
0 |
0 |
T4 |
54632 |
54632 |
0 |
0 |
T5 |
426584 |
348360 |
0 |
0 |
T7 |
1076 |
0 |
0 |
0 |
T8 |
103237 |
0 |
0 |
0 |
T9 |
255447 |
119205 |
0 |
0 |
T10 |
715962 |
486813 |
0 |
0 |
T11 |
96578 |
96578 |
0 |
0 |
T12 |
0 |
187800 |
0 |
0 |
T13 |
0 |
81120 |
0 |
0 |
T14 |
0 |
60728 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
6040955 |
0 |
0 |
T2 |
754963 |
66199 |
0 |
0 |
T3 |
1776 |
523 |
0 |
0 |
T4 |
54632 |
0 |
0 |
0 |
T5 |
426584 |
33040 |
0 |
0 |
T7 |
1076 |
69 |
0 |
0 |
T8 |
103237 |
48128 |
0 |
0 |
T9 |
255447 |
60652 |
0 |
0 |
T10 |
715962 |
24922 |
0 |
0 |
T11 |
96578 |
0 |
0 |
0 |
T12 |
188563 |
0 |
0 |
0 |
T21 |
0 |
13463 |
0 |
0 |
T22 |
0 |
10740 |
0 |
0 |
T23 |
0 |
45236 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
29300339 |
0 |
0 |
T2 |
754963 |
275984 |
0 |
0 |
T3 |
1776 |
1776 |
0 |
0 |
T4 |
54632 |
0 |
0 |
0 |
T5 |
426584 |
74504 |
0 |
0 |
T7 |
1076 |
824 |
0 |
0 |
T8 |
103237 |
98008 |
0 |
0 |
T9 |
255447 |
131472 |
0 |
0 |
T10 |
715962 |
225456 |
0 |
0 |
T11 |
96578 |
0 |
0 |
0 |
T12 |
188563 |
0 |
0 |
0 |
T15 |
0 |
85320 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T37 |
0 |
144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
29300339 |
0 |
0 |
T2 |
754963 |
275984 |
0 |
0 |
T3 |
1776 |
1776 |
0 |
0 |
T4 |
54632 |
0 |
0 |
0 |
T5 |
426584 |
74504 |
0 |
0 |
T7 |
1076 |
824 |
0 |
0 |
T8 |
103237 |
98008 |
0 |
0 |
T9 |
255447 |
131472 |
0 |
0 |
T10 |
715962 |
225456 |
0 |
0 |
T11 |
96578 |
0 |
0 |
0 |
T12 |
188563 |
0 |
0 |
0 |
T15 |
0 |
85320 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T37 |
0 |
144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
29300339 |
0 |
0 |
T2 |
754963 |
275984 |
0 |
0 |
T3 |
1776 |
1776 |
0 |
0 |
T4 |
54632 |
0 |
0 |
0 |
T5 |
426584 |
74504 |
0 |
0 |
T7 |
1076 |
824 |
0 |
0 |
T8 |
103237 |
98008 |
0 |
0 |
T9 |
255447 |
131472 |
0 |
0 |
T10 |
715962 |
225456 |
0 |
0 |
T11 |
96578 |
0 |
0 |
0 |
T12 |
188563 |
0 |
0 |
0 |
T15 |
0 |
85320 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T37 |
0 |
144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
6040955 |
0 |
0 |
T2 |
754963 |
66199 |
0 |
0 |
T3 |
1776 |
523 |
0 |
0 |
T4 |
54632 |
0 |
0 |
0 |
T5 |
426584 |
33040 |
0 |
0 |
T7 |
1076 |
69 |
0 |
0 |
T8 |
103237 |
48128 |
0 |
0 |
T9 |
255447 |
60652 |
0 |
0 |
T10 |
715962 |
24922 |
0 |
0 |
T11 |
96578 |
0 |
0 |
0 |
T12 |
188563 |
0 |
0 |
0 |
T21 |
0 |
13463 |
0 |
0 |
T22 |
0 |
10740 |
0 |
0 |
T23 |
0 |
45236 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
194199 |
0 |
0 |
T2 |
754963 |
2121 |
0 |
0 |
T3 |
1776 |
17 |
0 |
0 |
T4 |
54632 |
0 |
0 |
0 |
T5 |
426584 |
1062 |
0 |
0 |
T7 |
1076 |
2 |
0 |
0 |
T8 |
103237 |
1546 |
0 |
0 |
T9 |
255447 |
1951 |
0 |
0 |
T10 |
715962 |
798 |
0 |
0 |
T11 |
96578 |
0 |
0 |
0 |
T12 |
188563 |
0 |
0 |
0 |
T21 |
0 |
429 |
0 |
0 |
T22 |
0 |
345 |
0 |
0 |
T23 |
0 |
1459 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
29300339 |
0 |
0 |
T2 |
754963 |
275984 |
0 |
0 |
T3 |
1776 |
1776 |
0 |
0 |
T4 |
54632 |
0 |
0 |
0 |
T5 |
426584 |
74504 |
0 |
0 |
T7 |
1076 |
824 |
0 |
0 |
T8 |
103237 |
98008 |
0 |
0 |
T9 |
255447 |
131472 |
0 |
0 |
T10 |
715962 |
225456 |
0 |
0 |
T11 |
96578 |
0 |
0 |
0 |
T12 |
188563 |
0 |
0 |
0 |
T15 |
0 |
85320 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T37 |
0 |
144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
29300339 |
0 |
0 |
T2 |
754963 |
275984 |
0 |
0 |
T3 |
1776 |
1776 |
0 |
0 |
T4 |
54632 |
0 |
0 |
0 |
T5 |
426584 |
74504 |
0 |
0 |
T7 |
1076 |
824 |
0 |
0 |
T8 |
103237 |
98008 |
0 |
0 |
T9 |
255447 |
131472 |
0 |
0 |
T10 |
715962 |
225456 |
0 |
0 |
T11 |
96578 |
0 |
0 |
0 |
T12 |
188563 |
0 |
0 |
0 |
T15 |
0 |
85320 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T37 |
0 |
144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
29300339 |
0 |
0 |
T2 |
754963 |
275984 |
0 |
0 |
T3 |
1776 |
1776 |
0 |
0 |
T4 |
54632 |
0 |
0 |
0 |
T5 |
426584 |
74504 |
0 |
0 |
T7 |
1076 |
824 |
0 |
0 |
T8 |
103237 |
98008 |
0 |
0 |
T9 |
255447 |
131472 |
0 |
0 |
T10 |
715962 |
225456 |
0 |
0 |
T11 |
96578 |
0 |
0 |
0 |
T12 |
188563 |
0 |
0 |
0 |
T15 |
0 |
85320 |
0 |
0 |
T16 |
0 |
360 |
0 |
0 |
T37 |
0 |
144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132848111 |
194199 |
0 |
0 |
T2 |
754963 |
2121 |
0 |
0 |
T3 |
1776 |
17 |
0 |
0 |
T4 |
54632 |
0 |
0 |
0 |
T5 |
426584 |
1062 |
0 |
0 |
T7 |
1076 |
2 |
0 |
0 |
T8 |
103237 |
1546 |
0 |
0 |
T9 |
255447 |
1951 |
0 |
0 |
T10 |
715962 |
798 |
0 |
0 |
T11 |
96578 |
0 |
0 |
0 |
T12 |
188563 |
0 |
0 |
0 |
T21 |
0 |
429 |
0 |
0 |
T22 |
0 |
345 |
0 |
0 |
T23 |
0 |
1459 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
2741165 |
0 |
0 |
T1 |
207663 |
832 |
0 |
0 |
T2 |
743168 |
9984 |
0 |
0 |
T3 |
11702 |
0 |
0 |
0 |
T4 |
222139 |
832 |
0 |
0 |
T5 |
130615 |
4160 |
0 |
0 |
T6 |
1987 |
0 |
0 |
0 |
T7 |
8169 |
0 |
0 |
0 |
T8 |
707601 |
0 |
0 |
0 |
T9 |
152546 |
4758 |
0 |
0 |
T10 |
288162 |
11648 |
0 |
0 |
T11 |
0 |
3826 |
0 |
0 |
T12 |
0 |
3832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
2741165 |
0 |
0 |
T1 |
207663 |
832 |
0 |
0 |
T2 |
743168 |
9984 |
0 |
0 |
T3 |
11702 |
0 |
0 |
0 |
T4 |
222139 |
832 |
0 |
0 |
T5 |
130615 |
4160 |
0 |
0 |
T6 |
1987 |
0 |
0 |
0 |
T7 |
8169 |
0 |
0 |
0 |
T8 |
707601 |
0 |
0 |
0 |
T9 |
152546 |
4758 |
0 |
0 |
T10 |
288162 |
11648 |
0 |
0 |
T11 |
0 |
3826 |
0 |
0 |
T12 |
0 |
3832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
345483 |
0 |
0 |
T2 |
743168 |
1064 |
0 |
0 |
T3 |
11702 |
29 |
0 |
0 |
T4 |
222139 |
0 |
0 |
0 |
T5 |
130615 |
480 |
0 |
0 |
T6 |
1987 |
0 |
0 |
0 |
T7 |
8169 |
92 |
0 |
0 |
T8 |
707601 |
708 |
0 |
0 |
T9 |
152546 |
4745 |
0 |
0 |
T10 |
288162 |
726 |
0 |
0 |
T11 |
299969 |
0 |
0 |
0 |
T21 |
0 |
351 |
0 |
0 |
T22 |
0 |
174 |
0 |
0 |
T23 |
0 |
910 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
403142121 |
0 |
0 |
T1 |
207663 |
207582 |
0 |
0 |
T2 |
743168 |
742918 |
0 |
0 |
T3 |
11702 |
11629 |
0 |
0 |
T4 |
222139 |
222085 |
0 |
0 |
T5 |
130615 |
130606 |
0 |
0 |
T6 |
1987 |
1936 |
0 |
0 |
T7 |
8169 |
8085 |
0 |
0 |
T8 |
707601 |
707515 |
0 |
0 |
T9 |
152546 |
152538 |
0 |
0 |
T10 |
288162 |
288087 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403223503 |
345483 |
0 |
0 |
T2 |
743168 |
1064 |
0 |
0 |
T3 |
11702 |
29 |
0 |
0 |
T4 |
222139 |
0 |
0 |
0 |
T5 |
130615 |
480 |
0 |
0 |
T6 |
1987 |
0 |
0 |
0 |
T7 |
8169 |
92 |
0 |
0 |
T8 |
707601 |
708 |
0 |
0 |
T9 |
152546 |
4745 |
0 |
0 |
T10 |
288162 |
726 |
0 |
0 |
T11 |
299969 |
0 |
0 |
0 |
T21 |
0 |
351 |
0 |
0 |
T22 |
0 |
174 |
0 |
0 |
T23 |
0 |
910 |
0 |
0 |