Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
16827606 |
0 |
0 |
| T1 |
387235 |
34008 |
0 |
0 |
| T2 |
33367 |
2052 |
0 |
0 |
| T3 |
265237 |
30648 |
0 |
0 |
| T4 |
596647 |
32319 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
16944 |
0 |
0 |
| T9 |
120577 |
154474 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T12 |
0 |
13479 |
0 |
0 |
| T22 |
0 |
48337 |
0 |
0 |
| T24 |
0 |
88 |
0 |
0 |
| T36 |
0 |
3982 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
93529203 |
0 |
0 |
| T1 |
387235 |
242095 |
0 |
0 |
| T2 |
33367 |
33180 |
0 |
0 |
| T3 |
265237 |
263191 |
0 |
0 |
| T4 |
596647 |
593286 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
18207 |
0 |
0 |
| T9 |
120577 |
943813 |
0 |
0 |
| T10 |
246013 |
245840 |
0 |
0 |
| T11 |
16 |
16 |
0 |
0 |
| T12 |
0 |
14598 |
0 |
0 |
| T13 |
0 |
30624 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
93529203 |
0 |
0 |
| T1 |
387235 |
242095 |
0 |
0 |
| T2 |
33367 |
33180 |
0 |
0 |
| T3 |
265237 |
263191 |
0 |
0 |
| T4 |
596647 |
593286 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
18207 |
0 |
0 |
| T9 |
120577 |
943813 |
0 |
0 |
| T10 |
246013 |
245840 |
0 |
0 |
| T11 |
16 |
16 |
0 |
0 |
| T12 |
0 |
14598 |
0 |
0 |
| T13 |
0 |
30624 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
93529203 |
0 |
0 |
| T1 |
387235 |
242095 |
0 |
0 |
| T2 |
33367 |
33180 |
0 |
0 |
| T3 |
265237 |
263191 |
0 |
0 |
| T4 |
596647 |
593286 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
18207 |
0 |
0 |
| T9 |
120577 |
943813 |
0 |
0 |
| T10 |
246013 |
245840 |
0 |
0 |
| T11 |
16 |
16 |
0 |
0 |
| T12 |
0 |
14598 |
0 |
0 |
| T13 |
0 |
30624 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
16827606 |
0 |
0 |
| T1 |
387235 |
34008 |
0 |
0 |
| T2 |
33367 |
2052 |
0 |
0 |
| T3 |
265237 |
30648 |
0 |
0 |
| T4 |
596647 |
32319 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
16944 |
0 |
0 |
| T9 |
120577 |
154474 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T12 |
0 |
13479 |
0 |
0 |
| T22 |
0 |
48337 |
0 |
0 |
| T24 |
0 |
88 |
0 |
0 |
| T36 |
0 |
3982 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
17691281 |
0 |
0 |
| T1 |
387235 |
35215 |
0 |
0 |
| T2 |
33367 |
2172 |
0 |
0 |
| T3 |
265237 |
31669 |
0 |
0 |
| T4 |
596647 |
33595 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
17919 |
0 |
0 |
| T9 |
120577 |
162552 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T12 |
0 |
14294 |
0 |
0 |
| T22 |
0 |
50267 |
0 |
0 |
| T24 |
0 |
86 |
0 |
0 |
| T36 |
0 |
4106 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
93529203 |
0 |
0 |
| T1 |
387235 |
242095 |
0 |
0 |
| T2 |
33367 |
33180 |
0 |
0 |
| T3 |
265237 |
263191 |
0 |
0 |
| T4 |
596647 |
593286 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
18207 |
0 |
0 |
| T9 |
120577 |
943813 |
0 |
0 |
| T10 |
246013 |
245840 |
0 |
0 |
| T11 |
16 |
16 |
0 |
0 |
| T12 |
0 |
14598 |
0 |
0 |
| T13 |
0 |
30624 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
93529203 |
0 |
0 |
| T1 |
387235 |
242095 |
0 |
0 |
| T2 |
33367 |
33180 |
0 |
0 |
| T3 |
265237 |
263191 |
0 |
0 |
| T4 |
596647 |
593286 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
18207 |
0 |
0 |
| T9 |
120577 |
943813 |
0 |
0 |
| T10 |
246013 |
245840 |
0 |
0 |
| T11 |
16 |
16 |
0 |
0 |
| T12 |
0 |
14598 |
0 |
0 |
| T13 |
0 |
30624 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
93529203 |
0 |
0 |
| T1 |
387235 |
242095 |
0 |
0 |
| T2 |
33367 |
33180 |
0 |
0 |
| T3 |
265237 |
263191 |
0 |
0 |
| T4 |
596647 |
593286 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
18207 |
0 |
0 |
| T9 |
120577 |
943813 |
0 |
0 |
| T10 |
246013 |
245840 |
0 |
0 |
| T11 |
16 |
16 |
0 |
0 |
| T12 |
0 |
14598 |
0 |
0 |
| T13 |
0 |
30624 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
17691281 |
0 |
0 |
| T1 |
387235 |
35215 |
0 |
0 |
| T2 |
33367 |
2172 |
0 |
0 |
| T3 |
265237 |
31669 |
0 |
0 |
| T4 |
596647 |
33595 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
17919 |
0 |
0 |
| T9 |
120577 |
162552 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T12 |
0 |
14294 |
0 |
0 |
| T22 |
0 |
50267 |
0 |
0 |
| T24 |
0 |
86 |
0 |
0 |
| T36 |
0 |
4106 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
93529203 |
0 |
0 |
| T1 |
387235 |
242095 |
0 |
0 |
| T2 |
33367 |
33180 |
0 |
0 |
| T3 |
265237 |
263191 |
0 |
0 |
| T4 |
596647 |
593286 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
18207 |
0 |
0 |
| T9 |
120577 |
943813 |
0 |
0 |
| T10 |
246013 |
245840 |
0 |
0 |
| T11 |
16 |
16 |
0 |
0 |
| T12 |
0 |
14598 |
0 |
0 |
| T13 |
0 |
30624 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
93529203 |
0 |
0 |
| T1 |
387235 |
242095 |
0 |
0 |
| T2 |
33367 |
33180 |
0 |
0 |
| T3 |
265237 |
263191 |
0 |
0 |
| T4 |
596647 |
593286 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
18207 |
0 |
0 |
| T9 |
120577 |
943813 |
0 |
0 |
| T10 |
246013 |
245840 |
0 |
0 |
| T11 |
16 |
16 |
0 |
0 |
| T12 |
0 |
14598 |
0 |
0 |
| T13 |
0 |
30624 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
93529203 |
0 |
0 |
| T1 |
387235 |
242095 |
0 |
0 |
| T2 |
33367 |
33180 |
0 |
0 |
| T3 |
265237 |
263191 |
0 |
0 |
| T4 |
596647 |
593286 |
0 |
0 |
| T6 |
274159 |
0 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
18207 |
0 |
0 |
| T9 |
120577 |
943813 |
0 |
0 |
| T10 |
246013 |
245840 |
0 |
0 |
| T11 |
16 |
16 |
0 |
0 |
| T12 |
0 |
14598 |
0 |
0 |
| T13 |
0 |
30624 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T9 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T7 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T6,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T6,T7 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T6,T9 |
| 1 | 0 | 1 | Covered | T1,T6,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T6,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T6,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T9 |
| 1 | 0 | Covered | T1,T6,T9 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T6,T9 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T6,T7 |
| 0 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T6,T9 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
6394228 |
0 |
0 |
| T1 |
387235 |
29174 |
0 |
0 |
| T2 |
33367 |
0 |
0 |
0 |
| T3 |
265237 |
0 |
0 |
0 |
| T4 |
596647 |
0 |
0 |
0 |
| T6 |
274159 |
32646 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
0 |
0 |
0 |
| T9 |
120577 |
41932 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T14 |
0 |
31400 |
0 |
0 |
| T16 |
0 |
60857 |
0 |
0 |
| T17 |
0 |
8029 |
0 |
0 |
| T23 |
0 |
16224 |
0 |
0 |
| T25 |
0 |
59585 |
0 |
0 |
| T37 |
0 |
28730 |
0 |
0 |
| T39 |
0 |
7726 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
28042925 |
0 |
0 |
| T1 |
387235 |
139376 |
0 |
0 |
| T2 |
33367 |
0 |
0 |
0 |
| T3 |
265237 |
0 |
0 |
0 |
| T4 |
596647 |
0 |
0 |
0 |
| T6 |
274159 |
270832 |
0 |
0 |
| T7 |
216 |
216 |
0 |
0 |
| T8 |
18207 |
0 |
0 |
0 |
| T9 |
120577 |
253792 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T14 |
0 |
94920 |
0 |
0 |
| T16 |
0 |
144656 |
0 |
0 |
| T17 |
0 |
61088 |
0 |
0 |
| T18 |
0 |
16152 |
0 |
0 |
| T23 |
0 |
31176 |
0 |
0 |
| T39 |
0 |
55312 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
28042925 |
0 |
0 |
| T1 |
387235 |
139376 |
0 |
0 |
| T2 |
33367 |
0 |
0 |
0 |
| T3 |
265237 |
0 |
0 |
0 |
| T4 |
596647 |
0 |
0 |
0 |
| T6 |
274159 |
270832 |
0 |
0 |
| T7 |
216 |
216 |
0 |
0 |
| T8 |
18207 |
0 |
0 |
0 |
| T9 |
120577 |
253792 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T14 |
0 |
94920 |
0 |
0 |
| T16 |
0 |
144656 |
0 |
0 |
| T17 |
0 |
61088 |
0 |
0 |
| T18 |
0 |
16152 |
0 |
0 |
| T23 |
0 |
31176 |
0 |
0 |
| T39 |
0 |
55312 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
28042925 |
0 |
0 |
| T1 |
387235 |
139376 |
0 |
0 |
| T2 |
33367 |
0 |
0 |
0 |
| T3 |
265237 |
0 |
0 |
0 |
| T4 |
596647 |
0 |
0 |
0 |
| T6 |
274159 |
270832 |
0 |
0 |
| T7 |
216 |
216 |
0 |
0 |
| T8 |
18207 |
0 |
0 |
0 |
| T9 |
120577 |
253792 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T14 |
0 |
94920 |
0 |
0 |
| T16 |
0 |
144656 |
0 |
0 |
| T17 |
0 |
61088 |
0 |
0 |
| T18 |
0 |
16152 |
0 |
0 |
| T23 |
0 |
31176 |
0 |
0 |
| T39 |
0 |
55312 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
6394228 |
0 |
0 |
| T1 |
387235 |
29174 |
0 |
0 |
| T2 |
33367 |
0 |
0 |
0 |
| T3 |
265237 |
0 |
0 |
0 |
| T4 |
596647 |
0 |
0 |
0 |
| T6 |
274159 |
32646 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
0 |
0 |
0 |
| T9 |
120577 |
41932 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T14 |
0 |
31400 |
0 |
0 |
| T16 |
0 |
60857 |
0 |
0 |
| T17 |
0 |
8029 |
0 |
0 |
| T23 |
0 |
16224 |
0 |
0 |
| T25 |
0 |
59585 |
0 |
0 |
| T37 |
0 |
28730 |
0 |
0 |
| T39 |
0 |
7726 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T7 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T6,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T6,T7 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T6,T9 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T6,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T6,T7 |
| 0 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T6,T9 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
205452 |
0 |
0 |
| T1 |
387235 |
929 |
0 |
0 |
| T2 |
33367 |
0 |
0 |
0 |
| T3 |
265237 |
0 |
0 |
0 |
| T4 |
596647 |
0 |
0 |
0 |
| T6 |
274159 |
1056 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
0 |
0 |
0 |
| T9 |
120577 |
1343 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T14 |
0 |
1009 |
0 |
0 |
| T16 |
0 |
1950 |
0 |
0 |
| T17 |
0 |
256 |
0 |
0 |
| T23 |
0 |
523 |
0 |
0 |
| T25 |
0 |
1910 |
0 |
0 |
| T37 |
0 |
927 |
0 |
0 |
| T39 |
0 |
245 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
28042925 |
0 |
0 |
| T1 |
387235 |
139376 |
0 |
0 |
| T2 |
33367 |
0 |
0 |
0 |
| T3 |
265237 |
0 |
0 |
0 |
| T4 |
596647 |
0 |
0 |
0 |
| T6 |
274159 |
270832 |
0 |
0 |
| T7 |
216 |
216 |
0 |
0 |
| T8 |
18207 |
0 |
0 |
0 |
| T9 |
120577 |
253792 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T14 |
0 |
94920 |
0 |
0 |
| T16 |
0 |
144656 |
0 |
0 |
| T17 |
0 |
61088 |
0 |
0 |
| T18 |
0 |
16152 |
0 |
0 |
| T23 |
0 |
31176 |
0 |
0 |
| T39 |
0 |
55312 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
28042925 |
0 |
0 |
| T1 |
387235 |
139376 |
0 |
0 |
| T2 |
33367 |
0 |
0 |
0 |
| T3 |
265237 |
0 |
0 |
0 |
| T4 |
596647 |
0 |
0 |
0 |
| T6 |
274159 |
270832 |
0 |
0 |
| T7 |
216 |
216 |
0 |
0 |
| T8 |
18207 |
0 |
0 |
0 |
| T9 |
120577 |
253792 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T14 |
0 |
94920 |
0 |
0 |
| T16 |
0 |
144656 |
0 |
0 |
| T17 |
0 |
61088 |
0 |
0 |
| T18 |
0 |
16152 |
0 |
0 |
| T23 |
0 |
31176 |
0 |
0 |
| T39 |
0 |
55312 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
28042925 |
0 |
0 |
| T1 |
387235 |
139376 |
0 |
0 |
| T2 |
33367 |
0 |
0 |
0 |
| T3 |
265237 |
0 |
0 |
0 |
| T4 |
596647 |
0 |
0 |
0 |
| T6 |
274159 |
270832 |
0 |
0 |
| T7 |
216 |
216 |
0 |
0 |
| T8 |
18207 |
0 |
0 |
0 |
| T9 |
120577 |
253792 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T14 |
0 |
94920 |
0 |
0 |
| T16 |
0 |
144656 |
0 |
0 |
| T17 |
0 |
61088 |
0 |
0 |
| T18 |
0 |
16152 |
0 |
0 |
| T23 |
0 |
31176 |
0 |
0 |
| T39 |
0 |
55312 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
122907957 |
205452 |
0 |
0 |
| T1 |
387235 |
929 |
0 |
0 |
| T2 |
33367 |
0 |
0 |
0 |
| T3 |
265237 |
0 |
0 |
0 |
| T4 |
596647 |
0 |
0 |
0 |
| T6 |
274159 |
1056 |
0 |
0 |
| T7 |
216 |
0 |
0 |
0 |
| T8 |
18207 |
0 |
0 |
0 |
| T9 |
120577 |
1343 |
0 |
0 |
| T10 |
246013 |
0 |
0 |
0 |
| T11 |
16 |
0 |
0 |
0 |
| T14 |
0 |
1009 |
0 |
0 |
| T16 |
0 |
1950 |
0 |
0 |
| T17 |
0 |
256 |
0 |
0 |
| T23 |
0 |
523 |
0 |
0 |
| T25 |
0 |
1910 |
0 |
0 |
| T37 |
0 |
927 |
0 |
0 |
| T39 |
0 |
245 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
393584500 |
2685677 |
0 |
0 |
| T1 |
401975 |
4165 |
0 |
0 |
| T2 |
43271 |
2545 |
0 |
0 |
| T3 |
609852 |
19732 |
0 |
0 |
| T4 |
244711 |
25331 |
0 |
0 |
| T5 |
988 |
0 |
0 |
0 |
| T6 |
104124 |
0 |
0 |
0 |
| T7 |
1398 |
0 |
0 |
0 |
| T8 |
16757 |
3689 |
0 |
0 |
| T9 |
797566 |
30760 |
0 |
0 |
| T10 |
249920 |
839 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
393584500 |
393500773 |
0 |
0 |
| T1 |
401975 |
401912 |
0 |
0 |
| T2 |
43271 |
43205 |
0 |
0 |
| T3 |
609852 |
609800 |
0 |
0 |
| T4 |
244711 |
244611 |
0 |
0 |
| T5 |
988 |
898 |
0 |
0 |
| T6 |
104124 |
104043 |
0 |
0 |
| T7 |
1398 |
1342 |
0 |
0 |
| T8 |
16757 |
16688 |
0 |
0 |
| T9 |
797566 |
797260 |
0 |
0 |
| T10 |
249920 |
249859 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
393584500 |
393500773 |
0 |
0 |
| T1 |
401975 |
401912 |
0 |
0 |
| T2 |
43271 |
43205 |
0 |
0 |
| T3 |
609852 |
609800 |
0 |
0 |
| T4 |
244711 |
244611 |
0 |
0 |
| T5 |
988 |
898 |
0 |
0 |
| T6 |
104124 |
104043 |
0 |
0 |
| T7 |
1398 |
1342 |
0 |
0 |
| T8 |
16757 |
16688 |
0 |
0 |
| T9 |
797566 |
797260 |
0 |
0 |
| T10 |
249920 |
249859 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
393584500 |
393500773 |
0 |
0 |
| T1 |
401975 |
401912 |
0 |
0 |
| T2 |
43271 |
43205 |
0 |
0 |
| T3 |
609852 |
609800 |
0 |
0 |
| T4 |
244711 |
244611 |
0 |
0 |
| T5 |
988 |
898 |
0 |
0 |
| T6 |
104124 |
104043 |
0 |
0 |
| T7 |
1398 |
1342 |
0 |
0 |
| T8 |
16757 |
16688 |
0 |
0 |
| T9 |
797566 |
797260 |
0 |
0 |
| T10 |
249920 |
249859 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
393584500 |
2685677 |
0 |
0 |
| T1 |
401975 |
4165 |
0 |
0 |
| T2 |
43271 |
2545 |
0 |
0 |
| T3 |
609852 |
19732 |
0 |
0 |
| T4 |
244711 |
25331 |
0 |
0 |
| T5 |
988 |
0 |
0 |
0 |
| T6 |
104124 |
0 |
0 |
0 |
| T7 |
1398 |
0 |
0 |
0 |
| T8 |
16757 |
3689 |
0 |
0 |
| T9 |
797566 |
30760 |
0 |
0 |
| T10 |
249920 |
839 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
393584500 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
393584500 |
393500773 |
0 |
0 |
| T1 |
401975 |
401912 |
0 |
0 |
| T2 |
43271 |
43205 |
0 |
0 |
| T3 |
609852 |
609800 |
0 |
0 |
| T4 |
244711 |
244611 |
0 |
0 |
| T5 |
988 |
898 |
0 |
0 |
| T6 |
104124 |
104043 |
0 |
0 |
| T7 |
1398 |
1342 |
0 |
0 |
| T8 |
16757 |
16688 |
0 |
0 |
| T9 |
797566 |
797260 |
0 |
0 |
| T10 |
249920 |
249859 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
393584500 |
393500773 |
0 |
0 |
| T1 |
401975 |
401912 |
0 |
0 |
| T2 |
43271 |
43205 |
0 |
0 |
| T3 |
609852 |
609800 |
0 |
0 |
| T4 |
244711 |
244611 |
0 |
0 |
| T5 |
988 |
898 |
0 |
0 |
| T6 |
104124 |
104043 |
0 |
0 |
| T7 |
1398 |
1342 |
0 |
0 |
| T8 |
16757 |
16688 |
0 |
0 |
| T9 |
797566 |
797260 |
0 |
0 |
| T10 |
249920 |
249859 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
393584500 |
393500773 |
0 |
0 |
| T1 |
401975 |
401912 |
0 |
0 |
| T2 |
43271 |
43205 |
0 |
0 |
| T3 |
609852 |
609800 |
0 |
0 |
| T4 |
244711 |
244611 |
0 |
0 |
| T5 |
988 |
898 |
0 |
0 |
| T6 |
104124 |
104043 |
0 |
0 |
| T7 |
1398 |
1342 |
0 |
0 |
| T8 |
16757 |
16688 |
0 |
0 |
| T9 |
797566 |
797260 |
0 |
0 |
| T10 |
249920 |
249859 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
393584500 |
0 |
0 |
0 |