Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T7,T9 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T7,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T7,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T7,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T7,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T7,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T7,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T7,T9 |
| 1 | 0 | Covered | T2,T7,T9 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T7,T9 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T7,T9 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
18780117 |
0 |
0 |
| T2 |
225894 |
38240 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
16552 |
0 |
0 |
| T9 |
71836 |
5222 |
0 |
0 |
| T10 |
116964 |
4644 |
0 |
0 |
| T11 |
38866 |
7021 |
0 |
0 |
| T12 |
298739 |
28760 |
0 |
0 |
| T14 |
0 |
97731 |
0 |
0 |
| T28 |
0 |
96841 |
0 |
0 |
| T38 |
0 |
916 |
0 |
0 |
| T43 |
0 |
10532 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
103757846 |
0 |
0 |
| T1 |
52018 |
52000 |
0 |
0 |
| T2 |
225894 |
142383 |
0 |
0 |
| T3 |
41399 |
40976 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
45952 |
0 |
0 |
| T6 |
32 |
32 |
0 |
0 |
| T7 |
23527 |
22860 |
0 |
0 |
| T9 |
71836 |
71836 |
0 |
0 |
| T10 |
116964 |
116964 |
0 |
0 |
| T11 |
38866 |
38866 |
0 |
0 |
| T12 |
0 |
295780 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
103757846 |
0 |
0 |
| T1 |
52018 |
52000 |
0 |
0 |
| T2 |
225894 |
142383 |
0 |
0 |
| T3 |
41399 |
40976 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
45952 |
0 |
0 |
| T6 |
32 |
32 |
0 |
0 |
| T7 |
23527 |
22860 |
0 |
0 |
| T9 |
71836 |
71836 |
0 |
0 |
| T10 |
116964 |
116964 |
0 |
0 |
| T11 |
38866 |
38866 |
0 |
0 |
| T12 |
0 |
295780 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
103757846 |
0 |
0 |
| T1 |
52018 |
52000 |
0 |
0 |
| T2 |
225894 |
142383 |
0 |
0 |
| T3 |
41399 |
40976 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
45952 |
0 |
0 |
| T6 |
32 |
32 |
0 |
0 |
| T7 |
23527 |
22860 |
0 |
0 |
| T9 |
71836 |
71836 |
0 |
0 |
| T10 |
116964 |
116964 |
0 |
0 |
| T11 |
38866 |
38866 |
0 |
0 |
| T12 |
0 |
295780 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
18780117 |
0 |
0 |
| T2 |
225894 |
38240 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
16552 |
0 |
0 |
| T9 |
71836 |
5222 |
0 |
0 |
| T10 |
116964 |
4644 |
0 |
0 |
| T11 |
38866 |
7021 |
0 |
0 |
| T12 |
298739 |
28760 |
0 |
0 |
| T14 |
0 |
97731 |
0 |
0 |
| T28 |
0 |
96841 |
0 |
0 |
| T38 |
0 |
916 |
0 |
0 |
| T43 |
0 |
10532 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T7,T9 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T7,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T2,T7,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T7,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T7,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T7,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T7,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T7,T9 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T7,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T7,T9 |
| 1 | 0 | Covered | T2,T7,T9 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T7,T9 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T7,T9 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
19749029 |
0 |
0 |
| T2 |
225894 |
39705 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
18204 |
0 |
0 |
| T9 |
71836 |
5656 |
0 |
0 |
| T10 |
116964 |
5148 |
0 |
0 |
| T11 |
38866 |
7498 |
0 |
0 |
| T12 |
298739 |
29877 |
0 |
0 |
| T14 |
0 |
103815 |
0 |
0 |
| T28 |
0 |
102948 |
0 |
0 |
| T38 |
0 |
1040 |
0 |
0 |
| T43 |
0 |
11220 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
103757846 |
0 |
0 |
| T1 |
52018 |
52000 |
0 |
0 |
| T2 |
225894 |
142383 |
0 |
0 |
| T3 |
41399 |
40976 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
45952 |
0 |
0 |
| T6 |
32 |
32 |
0 |
0 |
| T7 |
23527 |
22860 |
0 |
0 |
| T9 |
71836 |
71836 |
0 |
0 |
| T10 |
116964 |
116964 |
0 |
0 |
| T11 |
38866 |
38866 |
0 |
0 |
| T12 |
0 |
295780 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
103757846 |
0 |
0 |
| T1 |
52018 |
52000 |
0 |
0 |
| T2 |
225894 |
142383 |
0 |
0 |
| T3 |
41399 |
40976 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
45952 |
0 |
0 |
| T6 |
32 |
32 |
0 |
0 |
| T7 |
23527 |
22860 |
0 |
0 |
| T9 |
71836 |
71836 |
0 |
0 |
| T10 |
116964 |
116964 |
0 |
0 |
| T11 |
38866 |
38866 |
0 |
0 |
| T12 |
0 |
295780 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
103757846 |
0 |
0 |
| T1 |
52018 |
52000 |
0 |
0 |
| T2 |
225894 |
142383 |
0 |
0 |
| T3 |
41399 |
40976 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
45952 |
0 |
0 |
| T6 |
32 |
32 |
0 |
0 |
| T7 |
23527 |
22860 |
0 |
0 |
| T9 |
71836 |
71836 |
0 |
0 |
| T10 |
116964 |
116964 |
0 |
0 |
| T11 |
38866 |
38866 |
0 |
0 |
| T12 |
0 |
295780 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
19749029 |
0 |
0 |
| T2 |
225894 |
39705 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
18204 |
0 |
0 |
| T9 |
71836 |
5656 |
0 |
0 |
| T10 |
116964 |
5148 |
0 |
0 |
| T11 |
38866 |
7498 |
0 |
0 |
| T12 |
298739 |
29877 |
0 |
0 |
| T14 |
0 |
103815 |
0 |
0 |
| T28 |
0 |
102948 |
0 |
0 |
| T38 |
0 |
1040 |
0 |
0 |
| T43 |
0 |
11220 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
103757846 |
0 |
0 |
| T1 |
52018 |
52000 |
0 |
0 |
| T2 |
225894 |
142383 |
0 |
0 |
| T3 |
41399 |
40976 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
45952 |
0 |
0 |
| T6 |
32 |
32 |
0 |
0 |
| T7 |
23527 |
22860 |
0 |
0 |
| T9 |
71836 |
71836 |
0 |
0 |
| T10 |
116964 |
116964 |
0 |
0 |
| T11 |
38866 |
38866 |
0 |
0 |
| T12 |
0 |
295780 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
103757846 |
0 |
0 |
| T1 |
52018 |
52000 |
0 |
0 |
| T2 |
225894 |
142383 |
0 |
0 |
| T3 |
41399 |
40976 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
45952 |
0 |
0 |
| T6 |
32 |
32 |
0 |
0 |
| T7 |
23527 |
22860 |
0 |
0 |
| T9 |
71836 |
71836 |
0 |
0 |
| T10 |
116964 |
116964 |
0 |
0 |
| T11 |
38866 |
38866 |
0 |
0 |
| T12 |
0 |
295780 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
103757846 |
0 |
0 |
| T1 |
52018 |
52000 |
0 |
0 |
| T2 |
225894 |
142383 |
0 |
0 |
| T3 |
41399 |
40976 |
0 |
0 |
| T4 |
1281 |
0 |
0 |
0 |
| T5 |
45952 |
45952 |
0 |
0 |
| T6 |
32 |
32 |
0 |
0 |
| T7 |
23527 |
22860 |
0 |
0 |
| T9 |
71836 |
71836 |
0 |
0 |
| T10 |
116964 |
116964 |
0 |
0 |
| T11 |
38866 |
38866 |
0 |
0 |
| T12 |
0 |
295780 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T14 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T14 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T4,T14 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T4,T14 |
| 1 | 0 | 1 | Covered | T2,T4,T14 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T14 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T14 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T14 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T14 |
| 1 | 0 | Covered | T2,T4,T14 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T14 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T4,T14 |
| 0 |
0 |
Covered |
T2,T4,T14 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T14 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
5984775 |
0 |
0 |
| T2 |
225894 |
37317 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
200 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
0 |
0 |
0 |
| T9 |
71836 |
0 |
0 |
0 |
| T10 |
116964 |
0 |
0 |
0 |
| T11 |
38866 |
0 |
0 |
0 |
| T12 |
298739 |
0 |
0 |
0 |
| T14 |
0 |
28645 |
0 |
0 |
| T15 |
0 |
39068 |
0 |
0 |
| T17 |
0 |
139 |
0 |
0 |
| T19 |
0 |
1935 |
0 |
0 |
| T20 |
0 |
503 |
0 |
0 |
| T26 |
0 |
169 |
0 |
0 |
| T27 |
0 |
61 |
0 |
0 |
| T44 |
0 |
687 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
28129721 |
0 |
0 |
| T2 |
225894 |
78392 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
1024 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
0 |
0 |
0 |
| T9 |
71836 |
0 |
0 |
0 |
| T10 |
116964 |
0 |
0 |
0 |
| T11 |
38866 |
0 |
0 |
0 |
| T12 |
298739 |
0 |
0 |
0 |
| T14 |
0 |
108664 |
0 |
0 |
| T15 |
0 |
82184 |
0 |
0 |
| T16 |
0 |
936 |
0 |
0 |
| T17 |
0 |
1184 |
0 |
0 |
| T18 |
0 |
504 |
0 |
0 |
| T19 |
0 |
5096 |
0 |
0 |
| T20 |
0 |
568 |
0 |
0 |
| T26 |
0 |
1136 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
28129721 |
0 |
0 |
| T2 |
225894 |
78392 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
1024 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
0 |
0 |
0 |
| T9 |
71836 |
0 |
0 |
0 |
| T10 |
116964 |
0 |
0 |
0 |
| T11 |
38866 |
0 |
0 |
0 |
| T12 |
298739 |
0 |
0 |
0 |
| T14 |
0 |
108664 |
0 |
0 |
| T15 |
0 |
82184 |
0 |
0 |
| T16 |
0 |
936 |
0 |
0 |
| T17 |
0 |
1184 |
0 |
0 |
| T18 |
0 |
504 |
0 |
0 |
| T19 |
0 |
5096 |
0 |
0 |
| T20 |
0 |
568 |
0 |
0 |
| T26 |
0 |
1136 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
28129721 |
0 |
0 |
| T2 |
225894 |
78392 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
1024 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
0 |
0 |
0 |
| T9 |
71836 |
0 |
0 |
0 |
| T10 |
116964 |
0 |
0 |
0 |
| T11 |
38866 |
0 |
0 |
0 |
| T12 |
298739 |
0 |
0 |
0 |
| T14 |
0 |
108664 |
0 |
0 |
| T15 |
0 |
82184 |
0 |
0 |
| T16 |
0 |
936 |
0 |
0 |
| T17 |
0 |
1184 |
0 |
0 |
| T18 |
0 |
504 |
0 |
0 |
| T19 |
0 |
5096 |
0 |
0 |
| T20 |
0 |
568 |
0 |
0 |
| T26 |
0 |
1136 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
5984775 |
0 |
0 |
| T2 |
225894 |
37317 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
200 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
0 |
0 |
0 |
| T9 |
71836 |
0 |
0 |
0 |
| T10 |
116964 |
0 |
0 |
0 |
| T11 |
38866 |
0 |
0 |
0 |
| T12 |
298739 |
0 |
0 |
0 |
| T14 |
0 |
28645 |
0 |
0 |
| T15 |
0 |
39068 |
0 |
0 |
| T17 |
0 |
139 |
0 |
0 |
| T19 |
0 |
1935 |
0 |
0 |
| T20 |
0 |
503 |
0 |
0 |
| T26 |
0 |
169 |
0 |
0 |
| T27 |
0 |
61 |
0 |
0 |
| T44 |
0 |
687 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T14 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T4,T14 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T4,T14 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T4,T14 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T4,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T4,T14 |
| 0 |
0 |
Covered |
T2,T4,T14 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T14 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
192298 |
0 |
0 |
| T2 |
225894 |
1206 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
6 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
0 |
0 |
0 |
| T9 |
71836 |
0 |
0 |
0 |
| T10 |
116964 |
0 |
0 |
0 |
| T11 |
38866 |
0 |
0 |
0 |
| T12 |
298739 |
0 |
0 |
0 |
| T14 |
0 |
918 |
0 |
0 |
| T15 |
0 |
1254 |
0 |
0 |
| T17 |
0 |
5 |
0 |
0 |
| T19 |
0 |
63 |
0 |
0 |
| T20 |
0 |
16 |
0 |
0 |
| T26 |
0 |
5 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T44 |
0 |
22 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
28129721 |
0 |
0 |
| T2 |
225894 |
78392 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
1024 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
0 |
0 |
0 |
| T9 |
71836 |
0 |
0 |
0 |
| T10 |
116964 |
0 |
0 |
0 |
| T11 |
38866 |
0 |
0 |
0 |
| T12 |
298739 |
0 |
0 |
0 |
| T14 |
0 |
108664 |
0 |
0 |
| T15 |
0 |
82184 |
0 |
0 |
| T16 |
0 |
936 |
0 |
0 |
| T17 |
0 |
1184 |
0 |
0 |
| T18 |
0 |
504 |
0 |
0 |
| T19 |
0 |
5096 |
0 |
0 |
| T20 |
0 |
568 |
0 |
0 |
| T26 |
0 |
1136 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
28129721 |
0 |
0 |
| T2 |
225894 |
78392 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
1024 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
0 |
0 |
0 |
| T9 |
71836 |
0 |
0 |
0 |
| T10 |
116964 |
0 |
0 |
0 |
| T11 |
38866 |
0 |
0 |
0 |
| T12 |
298739 |
0 |
0 |
0 |
| T14 |
0 |
108664 |
0 |
0 |
| T15 |
0 |
82184 |
0 |
0 |
| T16 |
0 |
936 |
0 |
0 |
| T17 |
0 |
1184 |
0 |
0 |
| T18 |
0 |
504 |
0 |
0 |
| T19 |
0 |
5096 |
0 |
0 |
| T20 |
0 |
568 |
0 |
0 |
| T26 |
0 |
1136 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
28129721 |
0 |
0 |
| T2 |
225894 |
78392 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
1024 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
0 |
0 |
0 |
| T9 |
71836 |
0 |
0 |
0 |
| T10 |
116964 |
0 |
0 |
0 |
| T11 |
38866 |
0 |
0 |
0 |
| T12 |
298739 |
0 |
0 |
0 |
| T14 |
0 |
108664 |
0 |
0 |
| T15 |
0 |
82184 |
0 |
0 |
| T16 |
0 |
936 |
0 |
0 |
| T17 |
0 |
1184 |
0 |
0 |
| T18 |
0 |
504 |
0 |
0 |
| T19 |
0 |
5096 |
0 |
0 |
| T20 |
0 |
568 |
0 |
0 |
| T26 |
0 |
1136 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133175832 |
192298 |
0 |
0 |
| T2 |
225894 |
1206 |
0 |
0 |
| T3 |
41399 |
0 |
0 |
0 |
| T4 |
1281 |
6 |
0 |
0 |
| T5 |
45952 |
0 |
0 |
0 |
| T6 |
32 |
0 |
0 |
0 |
| T7 |
23527 |
0 |
0 |
0 |
| T9 |
71836 |
0 |
0 |
0 |
| T10 |
116964 |
0 |
0 |
0 |
| T11 |
38866 |
0 |
0 |
0 |
| T12 |
298739 |
0 |
0 |
0 |
| T14 |
0 |
918 |
0 |
0 |
| T15 |
0 |
1254 |
0 |
0 |
| T17 |
0 |
5 |
0 |
0 |
| T19 |
0 |
63 |
0 |
0 |
| T20 |
0 |
16 |
0 |
0 |
| T26 |
0 |
5 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T44 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T7,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
394330459 |
2903227 |
0 |
0 |
| T1 |
63085 |
3707 |
0 |
0 |
| T2 |
157570 |
2496 |
0 |
0 |
| T3 |
19407 |
832 |
0 |
0 |
| T4 |
7330 |
0 |
0 |
0 |
| T5 |
17830 |
832 |
0 |
0 |
| T6 |
3059 |
832 |
0 |
0 |
| T7 |
21553 |
832 |
0 |
0 |
| T8 |
1361 |
0 |
0 |
0 |
| T9 |
290860 |
832 |
0 |
0 |
| T10 |
61736 |
832 |
0 |
0 |
| T11 |
0 |
1088 |
0 |
0 |
| T12 |
0 |
8320 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
394330459 |
394245207 |
0 |
0 |
| T1 |
63085 |
63033 |
0 |
0 |
| T2 |
157570 |
157536 |
0 |
0 |
| T3 |
19407 |
19326 |
0 |
0 |
| T4 |
7330 |
7269 |
0 |
0 |
| T5 |
17830 |
17759 |
0 |
0 |
| T6 |
3059 |
2985 |
0 |
0 |
| T7 |
21553 |
21469 |
0 |
0 |
| T8 |
1361 |
1290 |
0 |
0 |
| T9 |
290860 |
290799 |
0 |
0 |
| T10 |
61736 |
61666 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
394330459 |
394245207 |
0 |
0 |
| T1 |
63085 |
63033 |
0 |
0 |
| T2 |
157570 |
157536 |
0 |
0 |
| T3 |
19407 |
19326 |
0 |
0 |
| T4 |
7330 |
7269 |
0 |
0 |
| T5 |
17830 |
17759 |
0 |
0 |
| T6 |
3059 |
2985 |
0 |
0 |
| T7 |
21553 |
21469 |
0 |
0 |
| T8 |
1361 |
1290 |
0 |
0 |
| T9 |
290860 |
290799 |
0 |
0 |
| T10 |
61736 |
61666 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
394330459 |
394245207 |
0 |
0 |
| T1 |
63085 |
63033 |
0 |
0 |
| T2 |
157570 |
157536 |
0 |
0 |
| T3 |
19407 |
19326 |
0 |
0 |
| T4 |
7330 |
7269 |
0 |
0 |
| T5 |
17830 |
17759 |
0 |
0 |
| T6 |
3059 |
2985 |
0 |
0 |
| T7 |
21553 |
21469 |
0 |
0 |
| T8 |
1361 |
1290 |
0 |
0 |
| T9 |
290860 |
290799 |
0 |
0 |
| T10 |
61736 |
61666 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
394330459 |
2903227 |
0 |
0 |
| T1 |
63085 |
3707 |
0 |
0 |
| T2 |
157570 |
2496 |
0 |
0 |
| T3 |
19407 |
832 |
0 |
0 |
| T4 |
7330 |
0 |
0 |
0 |
| T5 |
17830 |
832 |
0 |
0 |
| T6 |
3059 |
832 |
0 |
0 |
| T7 |
21553 |
832 |
0 |
0 |
| T8 |
1361 |
0 |
0 |
0 |
| T9 |
290860 |
832 |
0 |
0 |
| T10 |
61736 |
832 |
0 |
0 |
| T11 |
0 |
1088 |
0 |
0 |
| T12 |
0 |
8320 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
394330459 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
394330459 |
394245207 |
0 |
0 |
| T1 |
63085 |
63033 |
0 |
0 |
| T2 |
157570 |
157536 |
0 |
0 |
| T3 |
19407 |
19326 |
0 |
0 |
| T4 |
7330 |
7269 |
0 |
0 |
| T5 |
17830 |
17759 |
0 |
0 |
| T6 |
3059 |
2985 |
0 |
0 |
| T7 |
21553 |
21469 |
0 |
0 |
| T8 |
1361 |
1290 |
0 |
0 |
| T9 |
290860 |
290799 |
0 |
0 |
| T10 |
61736 |
61666 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
394330459 |
394245207 |
0 |
0 |
| T1 |
63085 |
63033 |
0 |
0 |
| T2 |
157570 |
157536 |
0 |
0 |
| T3 |
19407 |
19326 |
0 |
0 |
| T4 |
7330 |
7269 |
0 |
0 |
| T5 |
17830 |
17759 |
0 |
0 |
| T6 |
3059 |
2985 |
0 |
0 |
| T7 |
21553 |
21469 |
0 |
0 |
| T8 |
1361 |
1290 |
0 |
0 |
| T9 |
290860 |
290799 |
0 |
0 |
| T10 |
61736 |
61666 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
394330459 |
394245207 |
0 |
0 |
| T1 |
63085 |
63033 |
0 |
0 |
| T2 |
157570 |
157536 |
0 |
0 |
| T3 |
19407 |
19326 |
0 |
0 |
| T4 |
7330 |
7269 |
0 |
0 |
| T5 |
17830 |
17759 |
0 |
0 |
| T6 |
3059 |
2985 |
0 |
0 |
| T7 |
21553 |
21469 |
0 |
0 |
| T8 |
1361 |
1290 |
0 |
0 |
| T9 |
290860 |
290799 |
0 |
0 |
| T10 |
61736 |
61666 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
394330459 |
0 |
0 |
0 |