Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T8,T9 |
1 | 0 | Covered | T6,T8,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T9 |
0 |
Covered |
T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
18445075 |
0 |
0 |
T6 |
142745 |
231090 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
7952 |
0 |
0 |
T9 |
8412 |
3852 |
0 |
0 |
T10 |
827885 |
50857 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
4314 |
0 |
0 |
T14 |
32622 |
0 |
0 |
0 |
T18 |
0 |
12865 |
0 |
0 |
T19 |
37716 |
10162 |
0 |
0 |
T20 |
0 |
52504 |
0 |
0 |
T23 |
0 |
27999 |
0 |
0 |
T42 |
0 |
95 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
97776275 |
0 |
0 |
T1 |
59294 |
58890 |
0 |
0 |
T3 |
944 |
0 |
0 |
0 |
T5 |
21040 |
21040 |
0 |
0 |
T6 |
142745 |
120213 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
35030 |
0 |
0 |
T9 |
8412 |
8412 |
0 |
0 |
T10 |
827885 |
645939 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
18704 |
0 |
0 |
T13 |
0 |
33252 |
0 |
0 |
T14 |
0 |
31904 |
0 |
0 |
T19 |
0 |
37528 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
97776275 |
0 |
0 |
T1 |
59294 |
58890 |
0 |
0 |
T3 |
944 |
0 |
0 |
0 |
T5 |
21040 |
21040 |
0 |
0 |
T6 |
142745 |
120213 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
35030 |
0 |
0 |
T9 |
8412 |
8412 |
0 |
0 |
T10 |
827885 |
645939 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
18704 |
0 |
0 |
T13 |
0 |
33252 |
0 |
0 |
T14 |
0 |
31904 |
0 |
0 |
T19 |
0 |
37528 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
97776275 |
0 |
0 |
T1 |
59294 |
58890 |
0 |
0 |
T3 |
944 |
0 |
0 |
0 |
T5 |
21040 |
21040 |
0 |
0 |
T6 |
142745 |
120213 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
35030 |
0 |
0 |
T9 |
8412 |
8412 |
0 |
0 |
T10 |
827885 |
645939 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
18704 |
0 |
0 |
T13 |
0 |
33252 |
0 |
0 |
T14 |
0 |
31904 |
0 |
0 |
T19 |
0 |
37528 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
18445075 |
0 |
0 |
T6 |
142745 |
231090 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
7952 |
0 |
0 |
T9 |
8412 |
3852 |
0 |
0 |
T10 |
827885 |
50857 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
4314 |
0 |
0 |
T14 |
32622 |
0 |
0 |
0 |
T18 |
0 |
12865 |
0 |
0 |
T19 |
37716 |
10162 |
0 |
0 |
T20 |
0 |
52504 |
0 |
0 |
T23 |
0 |
27999 |
0 |
0 |
T42 |
0 |
95 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Covered | T6,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T8,T9 |
1 | 0 | Covered | T6,T8,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T9 |
0 |
Covered |
T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
19422417 |
0 |
0 |
T6 |
142745 |
244275 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
8772 |
0 |
0 |
T9 |
8412 |
4106 |
0 |
0 |
T10 |
827885 |
52852 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
4724 |
0 |
0 |
T14 |
32622 |
0 |
0 |
0 |
T18 |
0 |
13335 |
0 |
0 |
T19 |
37716 |
11608 |
0 |
0 |
T20 |
0 |
55623 |
0 |
0 |
T23 |
0 |
29167 |
0 |
0 |
T42 |
0 |
102 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
97776275 |
0 |
0 |
T1 |
59294 |
58890 |
0 |
0 |
T3 |
944 |
0 |
0 |
0 |
T5 |
21040 |
21040 |
0 |
0 |
T6 |
142745 |
120213 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
35030 |
0 |
0 |
T9 |
8412 |
8412 |
0 |
0 |
T10 |
827885 |
645939 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
18704 |
0 |
0 |
T13 |
0 |
33252 |
0 |
0 |
T14 |
0 |
31904 |
0 |
0 |
T19 |
0 |
37528 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
97776275 |
0 |
0 |
T1 |
59294 |
58890 |
0 |
0 |
T3 |
944 |
0 |
0 |
0 |
T5 |
21040 |
21040 |
0 |
0 |
T6 |
142745 |
120213 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
35030 |
0 |
0 |
T9 |
8412 |
8412 |
0 |
0 |
T10 |
827885 |
645939 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
18704 |
0 |
0 |
T13 |
0 |
33252 |
0 |
0 |
T14 |
0 |
31904 |
0 |
0 |
T19 |
0 |
37528 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
97776275 |
0 |
0 |
T1 |
59294 |
58890 |
0 |
0 |
T3 |
944 |
0 |
0 |
0 |
T5 |
21040 |
21040 |
0 |
0 |
T6 |
142745 |
120213 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
35030 |
0 |
0 |
T9 |
8412 |
8412 |
0 |
0 |
T10 |
827885 |
645939 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
18704 |
0 |
0 |
T13 |
0 |
33252 |
0 |
0 |
T14 |
0 |
31904 |
0 |
0 |
T19 |
0 |
37528 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
19422417 |
0 |
0 |
T6 |
142745 |
244275 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
8772 |
0 |
0 |
T9 |
8412 |
4106 |
0 |
0 |
T10 |
827885 |
52852 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
4724 |
0 |
0 |
T14 |
32622 |
0 |
0 |
0 |
T18 |
0 |
13335 |
0 |
0 |
T19 |
37716 |
11608 |
0 |
0 |
T20 |
0 |
55623 |
0 |
0 |
T23 |
0 |
29167 |
0 |
0 |
T42 |
0 |
102 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
97776275 |
0 |
0 |
T1 |
59294 |
58890 |
0 |
0 |
T3 |
944 |
0 |
0 |
0 |
T5 |
21040 |
21040 |
0 |
0 |
T6 |
142745 |
120213 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
35030 |
0 |
0 |
T9 |
8412 |
8412 |
0 |
0 |
T10 |
827885 |
645939 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
18704 |
0 |
0 |
T13 |
0 |
33252 |
0 |
0 |
T14 |
0 |
31904 |
0 |
0 |
T19 |
0 |
37528 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
97776275 |
0 |
0 |
T1 |
59294 |
58890 |
0 |
0 |
T3 |
944 |
0 |
0 |
0 |
T5 |
21040 |
21040 |
0 |
0 |
T6 |
142745 |
120213 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
35030 |
0 |
0 |
T9 |
8412 |
8412 |
0 |
0 |
T10 |
827885 |
645939 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
18704 |
0 |
0 |
T13 |
0 |
33252 |
0 |
0 |
T14 |
0 |
31904 |
0 |
0 |
T19 |
0 |
37528 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
97776275 |
0 |
0 |
T1 |
59294 |
58890 |
0 |
0 |
T3 |
944 |
0 |
0 |
0 |
T5 |
21040 |
21040 |
0 |
0 |
T6 |
142745 |
120213 |
0 |
0 |
T7 |
3748 |
0 |
0 |
0 |
T8 |
35030 |
35030 |
0 |
0 |
T9 |
8412 |
8412 |
0 |
0 |
T10 |
827885 |
645939 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
18704 |
0 |
0 |
T13 |
0 |
33252 |
0 |
0 |
T14 |
0 |
31904 |
0 |
0 |
T19 |
0 |
37528 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T6,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T6,T7 |
1 | 0 | 1 | Covered | T3,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
Covered |
T3,T6,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T7 |
0 |
Covered |
T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
6193106 |
0 |
0 |
T3 |
944 |
154 |
0 |
0 |
T5 |
21040 |
0 |
0 |
0 |
T6 |
142745 |
42702 |
0 |
0 |
T7 |
3748 |
587 |
0 |
0 |
T8 |
35030 |
0 |
0 |
0 |
T9 |
8412 |
0 |
0 |
0 |
T10 |
827885 |
23538 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
0 |
0 |
0 |
T18 |
0 |
6298 |
0 |
0 |
T20 |
0 |
32907 |
0 |
0 |
T23 |
0 |
38188 |
0 |
0 |
T24 |
0 |
1531 |
0 |
0 |
T25 |
0 |
911 |
0 |
0 |
T26 |
0 |
40539 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
30518925 |
0 |
0 |
T3 |
944 |
944 |
0 |
0 |
T5 |
21040 |
0 |
0 |
0 |
T6 |
142745 |
214816 |
0 |
0 |
T7 |
3748 |
3360 |
0 |
0 |
T8 |
35030 |
0 |
0 |
0 |
T9 |
8412 |
0 |
0 |
0 |
T10 |
827885 |
173584 |
0 |
0 |
T11 |
720 |
720 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
0 |
0 |
0 |
T15 |
0 |
864 |
0 |
0 |
T17 |
0 |
24704 |
0 |
0 |
T18 |
0 |
35264 |
0 |
0 |
T20 |
0 |
316264 |
0 |
0 |
T23 |
0 |
228056 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
30518925 |
0 |
0 |
T3 |
944 |
944 |
0 |
0 |
T5 |
21040 |
0 |
0 |
0 |
T6 |
142745 |
214816 |
0 |
0 |
T7 |
3748 |
3360 |
0 |
0 |
T8 |
35030 |
0 |
0 |
0 |
T9 |
8412 |
0 |
0 |
0 |
T10 |
827885 |
173584 |
0 |
0 |
T11 |
720 |
720 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
0 |
0 |
0 |
T15 |
0 |
864 |
0 |
0 |
T17 |
0 |
24704 |
0 |
0 |
T18 |
0 |
35264 |
0 |
0 |
T20 |
0 |
316264 |
0 |
0 |
T23 |
0 |
228056 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
30518925 |
0 |
0 |
T3 |
944 |
944 |
0 |
0 |
T5 |
21040 |
0 |
0 |
0 |
T6 |
142745 |
214816 |
0 |
0 |
T7 |
3748 |
3360 |
0 |
0 |
T8 |
35030 |
0 |
0 |
0 |
T9 |
8412 |
0 |
0 |
0 |
T10 |
827885 |
173584 |
0 |
0 |
T11 |
720 |
720 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
0 |
0 |
0 |
T15 |
0 |
864 |
0 |
0 |
T17 |
0 |
24704 |
0 |
0 |
T18 |
0 |
35264 |
0 |
0 |
T20 |
0 |
316264 |
0 |
0 |
T23 |
0 |
228056 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
6193106 |
0 |
0 |
T3 |
944 |
154 |
0 |
0 |
T5 |
21040 |
0 |
0 |
0 |
T6 |
142745 |
42702 |
0 |
0 |
T7 |
3748 |
587 |
0 |
0 |
T8 |
35030 |
0 |
0 |
0 |
T9 |
8412 |
0 |
0 |
0 |
T10 |
827885 |
23538 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
0 |
0 |
0 |
T18 |
0 |
6298 |
0 |
0 |
T20 |
0 |
32907 |
0 |
0 |
T23 |
0 |
38188 |
0 |
0 |
T24 |
0 |
1531 |
0 |
0 |
T25 |
0 |
911 |
0 |
0 |
T26 |
0 |
40539 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T6,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T6,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T6,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
Covered |
T3,T6,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T7 |
0 |
Covered |
T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
198995 |
0 |
0 |
T3 |
944 |
5 |
0 |
0 |
T5 |
21040 |
0 |
0 |
0 |
T6 |
142745 |
1370 |
0 |
0 |
T7 |
3748 |
19 |
0 |
0 |
T8 |
35030 |
0 |
0 |
0 |
T9 |
8412 |
0 |
0 |
0 |
T10 |
827885 |
753 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
0 |
0 |
0 |
T18 |
0 |
202 |
0 |
0 |
T20 |
0 |
1057 |
0 |
0 |
T23 |
0 |
1223 |
0 |
0 |
T24 |
0 |
49 |
0 |
0 |
T25 |
0 |
29 |
0 |
0 |
T26 |
0 |
1306 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
30518925 |
0 |
0 |
T3 |
944 |
944 |
0 |
0 |
T5 |
21040 |
0 |
0 |
0 |
T6 |
142745 |
214816 |
0 |
0 |
T7 |
3748 |
3360 |
0 |
0 |
T8 |
35030 |
0 |
0 |
0 |
T9 |
8412 |
0 |
0 |
0 |
T10 |
827885 |
173584 |
0 |
0 |
T11 |
720 |
720 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
0 |
0 |
0 |
T15 |
0 |
864 |
0 |
0 |
T17 |
0 |
24704 |
0 |
0 |
T18 |
0 |
35264 |
0 |
0 |
T20 |
0 |
316264 |
0 |
0 |
T23 |
0 |
228056 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
30518925 |
0 |
0 |
T3 |
944 |
944 |
0 |
0 |
T5 |
21040 |
0 |
0 |
0 |
T6 |
142745 |
214816 |
0 |
0 |
T7 |
3748 |
3360 |
0 |
0 |
T8 |
35030 |
0 |
0 |
0 |
T9 |
8412 |
0 |
0 |
0 |
T10 |
827885 |
173584 |
0 |
0 |
T11 |
720 |
720 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
0 |
0 |
0 |
T15 |
0 |
864 |
0 |
0 |
T17 |
0 |
24704 |
0 |
0 |
T18 |
0 |
35264 |
0 |
0 |
T20 |
0 |
316264 |
0 |
0 |
T23 |
0 |
228056 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
30518925 |
0 |
0 |
T3 |
944 |
944 |
0 |
0 |
T5 |
21040 |
0 |
0 |
0 |
T6 |
142745 |
214816 |
0 |
0 |
T7 |
3748 |
3360 |
0 |
0 |
T8 |
35030 |
0 |
0 |
0 |
T9 |
8412 |
0 |
0 |
0 |
T10 |
827885 |
173584 |
0 |
0 |
T11 |
720 |
720 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
0 |
0 |
0 |
T15 |
0 |
864 |
0 |
0 |
T17 |
0 |
24704 |
0 |
0 |
T18 |
0 |
35264 |
0 |
0 |
T20 |
0 |
316264 |
0 |
0 |
T23 |
0 |
228056 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129576196 |
198995 |
0 |
0 |
T3 |
944 |
5 |
0 |
0 |
T5 |
21040 |
0 |
0 |
0 |
T6 |
142745 |
1370 |
0 |
0 |
T7 |
3748 |
19 |
0 |
0 |
T8 |
35030 |
0 |
0 |
0 |
T9 |
8412 |
0 |
0 |
0 |
T10 |
827885 |
753 |
0 |
0 |
T11 |
720 |
0 |
0 |
0 |
T12 |
19121 |
0 |
0 |
0 |
T13 |
33252 |
0 |
0 |
0 |
T18 |
0 |
202 |
0 |
0 |
T20 |
0 |
1057 |
0 |
0 |
T23 |
0 |
1223 |
0 |
0 |
T24 |
0 |
49 |
0 |
0 |
T25 |
0 |
29 |
0 |
0 |
T26 |
0 |
1306 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T8,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
343305414 |
2424063 |
0 |
0 |
T1 |
67889 |
832 |
0 |
0 |
T2 |
1180 |
0 |
0 |
0 |
T3 |
1564 |
0 |
0 |
0 |
T4 |
1426 |
0 |
0 |
0 |
T5 |
90156 |
832 |
0 |
0 |
T6 |
150128 |
28235 |
0 |
0 |
T7 |
7082 |
0 |
0 |
0 |
T8 |
12186 |
841 |
0 |
0 |
T9 |
71636 |
832 |
0 |
0 |
T10 |
415457 |
14144 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T19 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
343305414 |
343220932 |
0 |
0 |
T1 |
67889 |
67800 |
0 |
0 |
T2 |
1180 |
1123 |
0 |
0 |
T3 |
1564 |
1491 |
0 |
0 |
T4 |
1426 |
1356 |
0 |
0 |
T5 |
90156 |
90090 |
0 |
0 |
T6 |
150128 |
150106 |
0 |
0 |
T7 |
7082 |
7027 |
0 |
0 |
T8 |
12186 |
12133 |
0 |
0 |
T9 |
71636 |
71552 |
0 |
0 |
T10 |
415457 |
415325 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
343305414 |
343220932 |
0 |
0 |
T1 |
67889 |
67800 |
0 |
0 |
T2 |
1180 |
1123 |
0 |
0 |
T3 |
1564 |
1491 |
0 |
0 |
T4 |
1426 |
1356 |
0 |
0 |
T5 |
90156 |
90090 |
0 |
0 |
T6 |
150128 |
150106 |
0 |
0 |
T7 |
7082 |
7027 |
0 |
0 |
T8 |
12186 |
12133 |
0 |
0 |
T9 |
71636 |
71552 |
0 |
0 |
T10 |
415457 |
415325 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
343305414 |
343220932 |
0 |
0 |
T1 |
67889 |
67800 |
0 |
0 |
T2 |
1180 |
1123 |
0 |
0 |
T3 |
1564 |
1491 |
0 |
0 |
T4 |
1426 |
1356 |
0 |
0 |
T5 |
90156 |
90090 |
0 |
0 |
T6 |
150128 |
150106 |
0 |
0 |
T7 |
7082 |
7027 |
0 |
0 |
T8 |
12186 |
12133 |
0 |
0 |
T9 |
71636 |
71552 |
0 |
0 |
T10 |
415457 |
415325 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
343305414 |
2424063 |
0 |
0 |
T1 |
67889 |
832 |
0 |
0 |
T2 |
1180 |
0 |
0 |
0 |
T3 |
1564 |
0 |
0 |
0 |
T4 |
1426 |
0 |
0 |
0 |
T5 |
90156 |
832 |
0 |
0 |
T6 |
150128 |
28235 |
0 |
0 |
T7 |
7082 |
0 |
0 |
0 |
T8 |
12186 |
841 |
0 |
0 |
T9 |
71636 |
832 |
0 |
0 |
T10 |
415457 |
14144 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T19 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
343305414 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
343305414 |
343220932 |
0 |
0 |
T1 |
67889 |
67800 |
0 |
0 |
T2 |
1180 |
1123 |
0 |
0 |
T3 |
1564 |
1491 |
0 |
0 |
T4 |
1426 |
1356 |
0 |
0 |
T5 |
90156 |
90090 |
0 |
0 |
T6 |
150128 |
150106 |
0 |
0 |
T7 |
7082 |
7027 |
0 |
0 |
T8 |
12186 |
12133 |
0 |
0 |
T9 |
71636 |
71552 |
0 |
0 |
T10 |
415457 |
415325 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
343305414 |
343220932 |
0 |
0 |
T1 |
67889 |
67800 |
0 |
0 |
T2 |
1180 |
1123 |
0 |
0 |
T3 |
1564 |
1491 |
0 |
0 |
T4 |
1426 |
1356 |
0 |
0 |
T5 |
90156 |
90090 |
0 |
0 |
T6 |
150128 |
150106 |
0 |
0 |
T7 |
7082 |
7027 |
0 |
0 |
T8 |
12186 |
12133 |
0 |
0 |
T9 |
71636 |
71552 |
0 |
0 |
T10 |
415457 |
415325 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
343305414 |
343220932 |
0 |
0 |
T1 |
67889 |
67800 |
0 |
0 |
T2 |
1180 |
1123 |
0 |
0 |
T3 |
1564 |
1491 |
0 |
0 |
T4 |
1426 |
1356 |
0 |
0 |
T5 |
90156 |
90090 |
0 |
0 |
T6 |
150128 |
150106 |
0 |
0 |
T7 |
7082 |
7027 |
0 |
0 |
T8 |
12186 |
12133 |
0 |
0 |
T9 |
71636 |
71552 |
0 |
0 |
T10 |
415457 |
415325 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
343305414 |
0 |
0 |
0 |