dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 345359168 2365032 0 0
DepthKnown_A 345359168 345231945 0 0
RvalidKnown_A 345359168 345231945 0 0
WreadyKnown_A 345359168 345231945 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 2365032 0 0
T1 67889 832 0 0
T2 1180 0 0 0
T3 1564 0 0 0
T4 1426 0 0 0
T5 90156 832 0 0
T6 150128 22485 0 0
T7 7082 0 0 0
T8 12186 1671 0 0
T9 71636 832 0 0
T10 415457 19130 0 0
T12 0 832 0 0
T13 0 1663 0 0
T14 0 832 0 0
T19 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 345359168 2461062 0 0
DepthKnown_A 345359168 345231945 0 0
RvalidKnown_A 345359168 345231945 0 0
WreadyKnown_A 345359168 345231945 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 2461062 0 0
T1 67889 832 0 0
T2 1180 0 0 0
T3 1564 0 0 0
T4 1426 0 0 0
T5 90156 832 0 0
T6 150128 28235 0 0
T7 7082 0 0 0
T8 12186 841 0 0
T9 71636 832 0 0
T10 415457 14144 0 0
T12 0 832 0 0
T13 0 832 0 0
T14 0 832 0 0
T19 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 345359168 161454 0 0
DepthKnown_A 345359168 345231945 0 0
RvalidKnown_A 345359168 345231945 0 0
WreadyKnown_A 345359168 345231945 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 161454 0 0
T3 1564 9 0 0
T4 1426 0 0 0
T5 90156 0 0 0
T6 150128 1646 0 0
T7 7082 53 0 0
T8 12186 0 0 0
T9 71636 0 0 0
T10 415457 439 0 0
T11 4972 0 0 0
T18 0 98 0 0
T20 0 593 0 0
T23 0 540 0 0
T24 0 102 0 0
T25 0 4 0 0
T26 0 1236 0 0
T27 1030 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 345359168 340452 0 0
DepthKnown_A 345359168 345231945 0 0
RvalidKnown_A 345359168 345231945 0 0
WreadyKnown_A 345359168 345231945 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 340452 0 0
T3 1564 37 0 0
T4 1426 0 0 0
T5 90156 0 0 0
T6 150128 7438 0 0
T7 7082 187 0 0
T8 12186 0 0 0
T9 71636 0 0 0
T10 415457 439 0 0
T11 4972 0 0 0
T18 0 98 0 0
T20 0 592 0 0
T23 0 2202 0 0
T24 0 461 0 0
T25 0 4 0 0
T26 0 1233 0 0
T27 1030 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 345359168 5758434 0 0
DepthKnown_A 345359168 345231945 0 0
RvalidKnown_A 345359168 345231945 0 0
WreadyKnown_A 345359168 345231945 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 5758434 0 0
T1 67889 188 0 0
T2 1180 3 0 0
T3 1564 37 0 0
T4 1426 61 0 0
T5 90156 167 0 0
T6 150128 19515 0 0
T7 7082 172 0 0
T8 12186 65 0 0
T9 71636 159 0 0
T10 415457 5500 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 345359168 11309961 0 0
DepthKnown_A 345359168 345231945 0 0
RvalidKnown_A 345359168 345231945 0 0
WreadyKnown_A 345359168 345231945 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 11309961 0 0
T1 67889 188 0 0
T2 1180 3 0 0
T3 1564 116 0 0
T4 1426 288 0 0
T5 90156 167 0 0
T6 150128 78919 0 0
T7 7082 517 0 0
T8 12186 305 0 0
T9 71636 159 0 0
T10 415457 5399 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 345359168 345231945 0 0
T1 67889 67800 0 0
T2 1180 1123 0 0
T3 1564 1491 0 0
T4 1426 1356 0 0
T5 90156 90090 0 0
T6 150128 150106 0 0
T7 7082 7027 0 0
T8 12186 12133 0 0
T9 71636 71552 0 0
T10 415457 415325 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%