Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 536993161 2933143 0 0
gen_wmask[1].MaskCheckPortA_A 536993161 2933143 0 0
gen_wmask[2].MaskCheckPortA_A 536993161 2933143 0 0
gen_wmask[3].MaskCheckPortA_A 536993161 2933143 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 536993161 2933143 0 0
T1 1945 7 0 0
T2 1114522 832 0 0
T3 840 0 0 0
T4 965703 832 0 0
T5 814 0 0 0
T6 509312 5555 0 0
T7 18963 832 0 0
T8 220263 832 0 0
T9 58375 0 0 0
T10 52683 832 0 0
T11 216 0 0 0
T12 927949 10495 0 0
T14 0 832 0 0
T15 0 852 0 0
T17 0 5020 0 0
T18 0 8857 0 0
T19 0 23 0 0
T23 0 2580 0 0
T24 0 1985 0 0
T25 0 96 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 536993161 2933143 0 0
T1 1945 7 0 0
T2 1114522 832 0 0
T3 840 0 0 0
T4 965703 832 0 0
T5 814 0 0 0
T6 509312 5555 0 0
T7 18963 832 0 0
T8 220263 832 0 0
T9 58375 0 0 0
T10 52683 832 0 0
T11 216 0 0 0
T12 927949 10495 0 0
T14 0 832 0 0
T15 0 852 0 0
T17 0 5020 0 0
T18 0 8857 0 0
T19 0 23 0 0
T23 0 2580 0 0
T24 0 1985 0 0
T25 0 96 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 536993161 2933143 0 0
T1 1945 7 0 0
T2 1114522 832 0 0
T3 840 0 0 0
T4 965703 832 0 0
T5 814 0 0 0
T6 509312 5555 0 0
T7 18963 832 0 0
T8 220263 832 0 0
T9 58375 0 0 0
T10 52683 832 0 0
T11 216 0 0 0
T12 927949 10495 0 0
T14 0 832 0 0
T15 0 852 0 0
T17 0 5020 0 0
T18 0 8857 0 0
T19 0 23 0 0
T23 0 2580 0 0
T24 0 1985 0 0
T25 0 96 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 536993161 2933143 0 0
T1 1945 7 0 0
T2 1114522 832 0 0
T3 840 0 0 0
T4 965703 832 0 0
T5 814 0 0 0
T6 509312 5555 0 0
T7 18963 832 0 0
T8 220263 832 0 0
T9 58375 0 0 0
T10 52683 832 0 0
T11 216 0 0 0
T12 927949 10495 0 0
T14 0 832 0 0
T15 0 852 0 0
T17 0 5020 0 0
T18 0 8857 0 0
T19 0 23 0 0
T23 0 2580 0 0
T24 0 1985 0 0
T25 0 96 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T4


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 395401259 1953668 0 0
gen_wmask[1].MaskCheckPortA_A 395401259 1953668 0 0
gen_wmask[2].MaskCheckPortA_A 395401259 1953668 0 0
gen_wmask[3].MaskCheckPortA_A 395401259 1953668 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 395401259 1953668 0 0
T1 1393 3 0 0
T2 991748 832 0 0
T3 840 0 0 0
T4 846131 832 0 0
T5 814 0 0 0
T6 274968 1722 0 0
T7 14851 832 0 0
T8 75721 832 0 0
T9 51588 0 0 0
T10 36141 832 0 0
T12 0 7910 0 0
T14 0 832 0 0
T15 0 832 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 395401259 1953668 0 0
T1 1393 3 0 0
T2 991748 832 0 0
T3 840 0 0 0
T4 846131 832 0 0
T5 814 0 0 0
T6 274968 1722 0 0
T7 14851 832 0 0
T8 75721 832 0 0
T9 51588 0 0 0
T10 36141 832 0 0
T12 0 7910 0 0
T14 0 832 0 0
T15 0 832 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 395401259 1953668 0 0
T1 1393 3 0 0
T2 991748 832 0 0
T3 840 0 0 0
T4 846131 832 0 0
T5 814 0 0 0
T6 274968 1722 0 0
T7 14851 832 0 0
T8 75721 832 0 0
T9 51588 0 0 0
T10 36141 832 0 0
T12 0 7910 0 0
T14 0 832 0 0
T15 0 832 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 395401259 1953668 0 0
T1 1393 3 0 0
T2 991748 832 0 0
T3 840 0 0 0
T4 846131 832 0 0
T5 814 0 0 0
T6 274968 1722 0 0
T7 14851 832 0 0
T8 75721 832 0 0
T9 51588 0 0 0
T10 36141 832 0 0
T12 0 7910 0 0
T14 0 832 0 0
T15 0 832 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T6,T12
0 Covered T1,T2,T4


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T6,T12
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 141591902 979475 0 0
gen_wmask[1].MaskCheckPortA_A 141591902 979475 0 0
gen_wmask[2].MaskCheckPortA_A 141591902 979475 0 0
gen_wmask[3].MaskCheckPortA_A 141591902 979475 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 141591902 979475 0 0
T1 552 4 0 0
T2 122774 0 0 0
T4 119572 0 0 0
T6 234344 3833 0 0
T7 4112 0 0 0
T8 144542 0 0 0
T9 6787 0 0 0
T10 16542 0 0 0
T11 216 0 0 0
T12 927949 2585 0 0
T15 0 20 0 0
T17 0 5020 0 0
T18 0 8857 0 0
T19 0 23 0 0
T23 0 2580 0 0
T24 0 1985 0 0
T25 0 96 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 141591902 979475 0 0
T1 552 4 0 0
T2 122774 0 0 0
T4 119572 0 0 0
T6 234344 3833 0 0
T7 4112 0 0 0
T8 144542 0 0 0
T9 6787 0 0 0
T10 16542 0 0 0
T11 216 0 0 0
T12 927949 2585 0 0
T15 0 20 0 0
T17 0 5020 0 0
T18 0 8857 0 0
T19 0 23 0 0
T23 0 2580 0 0
T24 0 1985 0 0
T25 0 96 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 141591902 979475 0 0
T1 552 4 0 0
T2 122774 0 0 0
T4 119572 0 0 0
T6 234344 3833 0 0
T7 4112 0 0 0
T8 144542 0 0 0
T9 6787 0 0 0
T10 16542 0 0 0
T11 216 0 0 0
T12 927949 2585 0 0
T15 0 20 0 0
T17 0 5020 0 0
T18 0 8857 0 0
T19 0 23 0 0
T23 0 2580 0 0
T24 0 1985 0 0
T25 0 96 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 141591902 979475 0 0
T1 552 4 0 0
T2 122774 0 0 0
T4 119572 0 0 0
T6 234344 3833 0 0
T7 4112 0 0 0
T8 144542 0 0 0
T9 6787 0 0 0
T10 16542 0 0 0
T11 216 0 0 0
T12 927949 2585 0 0
T15 0 20 0 0
T17 0 5020 0 0
T18 0 8857 0 0
T19 0 23 0 0
T23 0 2580 0 0
T24 0 1985 0 0
T25 0 96 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%