Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T8 |
1 | 0 | Covered | T2,T4,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T7 |
0 |
0 |
Covered |
T2,T4,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T8 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
20177098 |
0 |
0 |
T2 |
122774 |
14 |
0 |
0 |
T4 |
119572 |
14084 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
39410 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
14859 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
123515 |
0 |
0 |
T14 |
25492 |
6588 |
0 |
0 |
T17 |
0 |
162893 |
0 |
0 |
T18 |
0 |
6268 |
0 |
0 |
T21 |
0 |
12644 |
0 |
0 |
T39 |
0 |
12932 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
109491670 |
0 |
0 |
T2 |
122774 |
122444 |
0 |
0 |
T4 |
119572 |
119572 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
4112 |
0 |
0 |
T8 |
144542 |
144542 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
16089 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
589117 |
0 |
0 |
T14 |
25492 |
25492 |
0 |
0 |
T15 |
0 |
95888 |
0 |
0 |
T17 |
0 |
785398 |
0 |
0 |
T21 |
0 |
64222 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
109491670 |
0 |
0 |
T2 |
122774 |
122444 |
0 |
0 |
T4 |
119572 |
119572 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
4112 |
0 |
0 |
T8 |
144542 |
144542 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
16089 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
589117 |
0 |
0 |
T14 |
25492 |
25492 |
0 |
0 |
T15 |
0 |
95888 |
0 |
0 |
T17 |
0 |
785398 |
0 |
0 |
T21 |
0 |
64222 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
109491670 |
0 |
0 |
T2 |
122774 |
122444 |
0 |
0 |
T4 |
119572 |
119572 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
4112 |
0 |
0 |
T8 |
144542 |
144542 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
16089 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
589117 |
0 |
0 |
T14 |
25492 |
25492 |
0 |
0 |
T15 |
0 |
95888 |
0 |
0 |
T17 |
0 |
785398 |
0 |
0 |
T21 |
0 |
64222 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
20177098 |
0 |
0 |
T2 |
122774 |
14 |
0 |
0 |
T4 |
119572 |
14084 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
39410 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
14859 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
123515 |
0 |
0 |
T14 |
25492 |
6588 |
0 |
0 |
T17 |
0 |
162893 |
0 |
0 |
T18 |
0 |
6268 |
0 |
0 |
T21 |
0 |
12644 |
0 |
0 |
T39 |
0 |
12932 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T7 |
1 | 0 | 1 | Covered | T2,T4,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T8 |
1 | 0 | Covered | T2,T4,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T7 |
0 |
0 |
Covered |
T2,T4,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T8 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
21224977 |
0 |
0 |
T2 |
122774 |
12 |
0 |
0 |
T4 |
119572 |
15992 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
40802 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
15833 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
130450 |
0 |
0 |
T14 |
25492 |
7520 |
0 |
0 |
T17 |
0 |
170784 |
0 |
0 |
T18 |
0 |
6567 |
0 |
0 |
T21 |
0 |
14432 |
0 |
0 |
T39 |
0 |
13632 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
109491670 |
0 |
0 |
T2 |
122774 |
122444 |
0 |
0 |
T4 |
119572 |
119572 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
4112 |
0 |
0 |
T8 |
144542 |
144542 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
16089 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
589117 |
0 |
0 |
T14 |
25492 |
25492 |
0 |
0 |
T15 |
0 |
95888 |
0 |
0 |
T17 |
0 |
785398 |
0 |
0 |
T21 |
0 |
64222 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
109491670 |
0 |
0 |
T2 |
122774 |
122444 |
0 |
0 |
T4 |
119572 |
119572 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
4112 |
0 |
0 |
T8 |
144542 |
144542 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
16089 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
589117 |
0 |
0 |
T14 |
25492 |
25492 |
0 |
0 |
T15 |
0 |
95888 |
0 |
0 |
T17 |
0 |
785398 |
0 |
0 |
T21 |
0 |
64222 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
109491670 |
0 |
0 |
T2 |
122774 |
122444 |
0 |
0 |
T4 |
119572 |
119572 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
4112 |
0 |
0 |
T8 |
144542 |
144542 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
16089 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
589117 |
0 |
0 |
T14 |
25492 |
25492 |
0 |
0 |
T15 |
0 |
95888 |
0 |
0 |
T17 |
0 |
785398 |
0 |
0 |
T21 |
0 |
64222 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
21224977 |
0 |
0 |
T2 |
122774 |
12 |
0 |
0 |
T4 |
119572 |
15992 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
40802 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
15833 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
130450 |
0 |
0 |
T14 |
25492 |
7520 |
0 |
0 |
T17 |
0 |
170784 |
0 |
0 |
T18 |
0 |
6567 |
0 |
0 |
T21 |
0 |
14432 |
0 |
0 |
T39 |
0 |
13632 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T7 |
0 |
0 |
Covered |
T2,T4,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
109491670 |
0 |
0 |
T2 |
122774 |
122444 |
0 |
0 |
T4 |
119572 |
119572 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
4112 |
0 |
0 |
T8 |
144542 |
144542 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
16089 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
589117 |
0 |
0 |
T14 |
25492 |
25492 |
0 |
0 |
T15 |
0 |
95888 |
0 |
0 |
T17 |
0 |
785398 |
0 |
0 |
T21 |
0 |
64222 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
109491670 |
0 |
0 |
T2 |
122774 |
122444 |
0 |
0 |
T4 |
119572 |
119572 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
4112 |
0 |
0 |
T8 |
144542 |
144542 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
16089 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
589117 |
0 |
0 |
T14 |
25492 |
25492 |
0 |
0 |
T15 |
0 |
95888 |
0 |
0 |
T17 |
0 |
785398 |
0 |
0 |
T21 |
0 |
64222 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
109491670 |
0 |
0 |
T2 |
122774 |
122444 |
0 |
0 |
T4 |
119572 |
119572 |
0 |
0 |
T6 |
234344 |
0 |
0 |
0 |
T7 |
4112 |
4112 |
0 |
0 |
T8 |
144542 |
144542 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
16089 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
589117 |
0 |
0 |
T14 |
25492 |
25492 |
0 |
0 |
T15 |
0 |
95888 |
0 |
0 |
T17 |
0 |
785398 |
0 |
0 |
T21 |
0 |
64222 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T12 |
1 | 0 | 1 | Covered | T1,T6,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T6,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T12 |
1 | 0 | Covered | T1,T6,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T6,T9 |
0 |
0 |
Covered |
T1,T6,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T12 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
6002074 |
0 |
0 |
T1 |
552 |
99 |
0 |
0 |
T2 |
122774 |
0 |
0 |
0 |
T4 |
119572 |
0 |
0 |
0 |
T6 |
234344 |
53710 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
0 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
0 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
39145 |
0 |
0 |
T18 |
0 |
73277 |
0 |
0 |
T19 |
0 |
1563 |
0 |
0 |
T23 |
0 |
47167 |
0 |
0 |
T24 |
0 |
21431 |
0 |
0 |
T25 |
0 |
2050 |
0 |
0 |
T26 |
0 |
65284 |
0 |
0 |
T44 |
0 |
1583 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
30750811 |
0 |
0 |
T1 |
552 |
552 |
0 |
0 |
T2 |
122774 |
0 |
0 |
0 |
T4 |
119572 |
0 |
0 |
0 |
T6 |
234344 |
230664 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
0 |
0 |
0 |
T9 |
6787 |
6112 |
0 |
0 |
T10 |
16542 |
0 |
0 |
0 |
T11 |
216 |
216 |
0 |
0 |
T12 |
927949 |
330416 |
0 |
0 |
T16 |
0 |
105720 |
0 |
0 |
T18 |
0 |
137776 |
0 |
0 |
T19 |
0 |
2176 |
0 |
0 |
T20 |
0 |
19808 |
0 |
0 |
T23 |
0 |
96048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
30750811 |
0 |
0 |
T1 |
552 |
552 |
0 |
0 |
T2 |
122774 |
0 |
0 |
0 |
T4 |
119572 |
0 |
0 |
0 |
T6 |
234344 |
230664 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
0 |
0 |
0 |
T9 |
6787 |
6112 |
0 |
0 |
T10 |
16542 |
0 |
0 |
0 |
T11 |
216 |
216 |
0 |
0 |
T12 |
927949 |
330416 |
0 |
0 |
T16 |
0 |
105720 |
0 |
0 |
T18 |
0 |
137776 |
0 |
0 |
T19 |
0 |
2176 |
0 |
0 |
T20 |
0 |
19808 |
0 |
0 |
T23 |
0 |
96048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
30750811 |
0 |
0 |
T1 |
552 |
552 |
0 |
0 |
T2 |
122774 |
0 |
0 |
0 |
T4 |
119572 |
0 |
0 |
0 |
T6 |
234344 |
230664 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
0 |
0 |
0 |
T9 |
6787 |
6112 |
0 |
0 |
T10 |
16542 |
0 |
0 |
0 |
T11 |
216 |
216 |
0 |
0 |
T12 |
927949 |
330416 |
0 |
0 |
T16 |
0 |
105720 |
0 |
0 |
T18 |
0 |
137776 |
0 |
0 |
T19 |
0 |
2176 |
0 |
0 |
T20 |
0 |
19808 |
0 |
0 |
T23 |
0 |
96048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
6002074 |
0 |
0 |
T1 |
552 |
99 |
0 |
0 |
T2 |
122774 |
0 |
0 |
0 |
T4 |
119572 |
0 |
0 |
0 |
T6 |
234344 |
53710 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
0 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
0 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
39145 |
0 |
0 |
T18 |
0 |
73277 |
0 |
0 |
T19 |
0 |
1563 |
0 |
0 |
T23 |
0 |
47167 |
0 |
0 |
T24 |
0 |
21431 |
0 |
0 |
T25 |
0 |
2050 |
0 |
0 |
T26 |
0 |
65284 |
0 |
0 |
T44 |
0 |
1583 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T6,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T6,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T6,T9 |
0 |
0 |
Covered |
T1,T6,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T12 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
192964 |
0 |
0 |
T1 |
552 |
3 |
0 |
0 |
T2 |
122774 |
0 |
0 |
0 |
T4 |
119572 |
0 |
0 |
0 |
T6 |
234344 |
1722 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
0 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
0 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
1254 |
0 |
0 |
T18 |
0 |
2355 |
0 |
0 |
T19 |
0 |
50 |
0 |
0 |
T23 |
0 |
1514 |
0 |
0 |
T24 |
0 |
691 |
0 |
0 |
T25 |
0 |
65 |
0 |
0 |
T26 |
0 |
2105 |
0 |
0 |
T44 |
0 |
50 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
30750811 |
0 |
0 |
T1 |
552 |
552 |
0 |
0 |
T2 |
122774 |
0 |
0 |
0 |
T4 |
119572 |
0 |
0 |
0 |
T6 |
234344 |
230664 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
0 |
0 |
0 |
T9 |
6787 |
6112 |
0 |
0 |
T10 |
16542 |
0 |
0 |
0 |
T11 |
216 |
216 |
0 |
0 |
T12 |
927949 |
330416 |
0 |
0 |
T16 |
0 |
105720 |
0 |
0 |
T18 |
0 |
137776 |
0 |
0 |
T19 |
0 |
2176 |
0 |
0 |
T20 |
0 |
19808 |
0 |
0 |
T23 |
0 |
96048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
30750811 |
0 |
0 |
T1 |
552 |
552 |
0 |
0 |
T2 |
122774 |
0 |
0 |
0 |
T4 |
119572 |
0 |
0 |
0 |
T6 |
234344 |
230664 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
0 |
0 |
0 |
T9 |
6787 |
6112 |
0 |
0 |
T10 |
16542 |
0 |
0 |
0 |
T11 |
216 |
216 |
0 |
0 |
T12 |
927949 |
330416 |
0 |
0 |
T16 |
0 |
105720 |
0 |
0 |
T18 |
0 |
137776 |
0 |
0 |
T19 |
0 |
2176 |
0 |
0 |
T20 |
0 |
19808 |
0 |
0 |
T23 |
0 |
96048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
30750811 |
0 |
0 |
T1 |
552 |
552 |
0 |
0 |
T2 |
122774 |
0 |
0 |
0 |
T4 |
119572 |
0 |
0 |
0 |
T6 |
234344 |
230664 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
0 |
0 |
0 |
T9 |
6787 |
6112 |
0 |
0 |
T10 |
16542 |
0 |
0 |
0 |
T11 |
216 |
216 |
0 |
0 |
T12 |
927949 |
330416 |
0 |
0 |
T16 |
0 |
105720 |
0 |
0 |
T18 |
0 |
137776 |
0 |
0 |
T19 |
0 |
2176 |
0 |
0 |
T20 |
0 |
19808 |
0 |
0 |
T23 |
0 |
96048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141591902 |
192964 |
0 |
0 |
T1 |
552 |
3 |
0 |
0 |
T2 |
122774 |
0 |
0 |
0 |
T4 |
119572 |
0 |
0 |
0 |
T6 |
234344 |
1722 |
0 |
0 |
T7 |
4112 |
0 |
0 |
0 |
T8 |
144542 |
0 |
0 |
0 |
T9 |
6787 |
0 |
0 |
0 |
T10 |
16542 |
0 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T12 |
927949 |
1254 |
0 |
0 |
T18 |
0 |
2355 |
0 |
0 |
T19 |
0 |
50 |
0 |
0 |
T23 |
0 |
1514 |
0 |
0 |
T24 |
0 |
691 |
0 |
0 |
T25 |
0 |
65 |
0 |
0 |
T26 |
0 |
2105 |
0 |
0 |
T44 |
0 |
50 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
2960160 |
0 |
0 |
T2 |
991748 |
3616 |
0 |
0 |
T3 |
840 |
0 |
0 |
0 |
T4 |
846131 |
2491 |
0 |
0 |
T5 |
814 |
0 |
0 |
0 |
T6 |
274968 |
0 |
0 |
0 |
T7 |
14851 |
832 |
0 |
0 |
T8 |
75721 |
832 |
0 |
0 |
T9 |
51588 |
0 |
0 |
0 |
T10 |
36141 |
832 |
0 |
0 |
T11 |
2716 |
0 |
0 |
0 |
T12 |
0 |
15983 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T17 |
0 |
8320 |
0 |
0 |
T21 |
0 |
3880 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
2960160 |
0 |
0 |
T2 |
991748 |
3616 |
0 |
0 |
T3 |
840 |
0 |
0 |
0 |
T4 |
846131 |
2491 |
0 |
0 |
T5 |
814 |
0 |
0 |
0 |
T6 |
274968 |
0 |
0 |
0 |
T7 |
14851 |
832 |
0 |
0 |
T8 |
75721 |
832 |
0 |
0 |
T9 |
51588 |
0 |
0 |
0 |
T10 |
36141 |
832 |
0 |
0 |
T11 |
2716 |
0 |
0 |
0 |
T12 |
0 |
15983 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T17 |
0 |
8320 |
0 |
0 |
T21 |
0 |
3880 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
0 |
0 |
0 |