Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T6,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T6,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T6,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
356291 |
0 |
0 |
T1 |
1393 |
2 |
0 |
0 |
T2 |
991748 |
0 |
0 |
0 |
T3 |
840 |
0 |
0 |
0 |
T4 |
846131 |
0 |
0 |
0 |
T5 |
814 |
0 |
0 |
0 |
T6 |
274968 |
4500 |
0 |
0 |
T7 |
14851 |
0 |
0 |
0 |
T8 |
75721 |
0 |
0 |
0 |
T9 |
51588 |
0 |
0 |
0 |
T10 |
36141 |
0 |
0 |
0 |
T12 |
0 |
3070 |
0 |
0 |
T17 |
0 |
160 |
0 |
0 |
T18 |
0 |
1122 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T23 |
0 |
673 |
0 |
0 |
T24 |
0 |
516 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T26 |
0 |
1473 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
356291 |
0 |
0 |
T1 |
1393 |
2 |
0 |
0 |
T2 |
991748 |
0 |
0 |
0 |
T3 |
840 |
0 |
0 |
0 |
T4 |
846131 |
0 |
0 |
0 |
T5 |
814 |
0 |
0 |
0 |
T6 |
274968 |
4500 |
0 |
0 |
T7 |
14851 |
0 |
0 |
0 |
T8 |
75721 |
0 |
0 |
0 |
T9 |
51588 |
0 |
0 |
0 |
T10 |
36141 |
0 |
0 |
0 |
T12 |
0 |
3070 |
0 |
0 |
T17 |
0 |
160 |
0 |
0 |
T18 |
0 |
1122 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T23 |
0 |
673 |
0 |
0 |
T24 |
0 |
516 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T26 |
0 |
1473 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T6,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T6,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
152786 |
0 |
0 |
T1 |
1393 |
1 |
0 |
0 |
T2 |
991748 |
0 |
0 |
0 |
T3 |
840 |
0 |
0 |
0 |
T4 |
846131 |
0 |
0 |
0 |
T5 |
814 |
0 |
0 |
0 |
T6 |
274968 |
981 |
0 |
0 |
T7 |
14851 |
0 |
0 |
0 |
T8 |
75721 |
0 |
0 |
0 |
T9 |
51588 |
0 |
0 |
0 |
T10 |
36141 |
0 |
0 |
0 |
T12 |
0 |
661 |
0 |
0 |
T17 |
0 |
160 |
0 |
0 |
T18 |
0 |
1122 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T23 |
0 |
673 |
0 |
0 |
T24 |
0 |
516 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T26 |
0 |
1473 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
152786 |
0 |
0 |
T1 |
1393 |
1 |
0 |
0 |
T2 |
991748 |
0 |
0 |
0 |
T3 |
840 |
0 |
0 |
0 |
T4 |
846131 |
0 |
0 |
0 |
T5 |
814 |
0 |
0 |
0 |
T6 |
274968 |
981 |
0 |
0 |
T7 |
14851 |
0 |
0 |
0 |
T8 |
75721 |
0 |
0 |
0 |
T9 |
51588 |
0 |
0 |
0 |
T10 |
36141 |
0 |
0 |
0 |
T12 |
0 |
661 |
0 |
0 |
T17 |
0 |
160 |
0 |
0 |
T18 |
0 |
1122 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T23 |
0 |
673 |
0 |
0 |
T24 |
0 |
516 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T26 |
0 |
1473 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T6,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T6,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T12 |
1 | 0 | Covered | T1,T6,T12 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T6,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T6,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
356291 |
0 |
0 |
T1 |
1393 |
2 |
0 |
0 |
T2 |
991748 |
0 |
0 |
0 |
T3 |
840 |
0 |
0 |
0 |
T4 |
846131 |
0 |
0 |
0 |
T5 |
814 |
0 |
0 |
0 |
T6 |
274968 |
4500 |
0 |
0 |
T7 |
14851 |
0 |
0 |
0 |
T8 |
75721 |
0 |
0 |
0 |
T9 |
51588 |
0 |
0 |
0 |
T10 |
36141 |
0 |
0 |
0 |
T12 |
0 |
3070 |
0 |
0 |
T17 |
0 |
160 |
0 |
0 |
T18 |
0 |
1122 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T23 |
0 |
673 |
0 |
0 |
T24 |
0 |
516 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T26 |
0 |
1473 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
356291 |
0 |
0 |
T1 |
1393 |
2 |
0 |
0 |
T2 |
991748 |
0 |
0 |
0 |
T3 |
840 |
0 |
0 |
0 |
T4 |
846131 |
0 |
0 |
0 |
T5 |
814 |
0 |
0 |
0 |
T6 |
274968 |
4500 |
0 |
0 |
T7 |
14851 |
0 |
0 |
0 |
T8 |
75721 |
0 |
0 |
0 |
T9 |
51588 |
0 |
0 |
0 |
T10 |
36141 |
0 |
0 |
0 |
T12 |
0 |
3070 |
0 |
0 |
T17 |
0 |
160 |
0 |
0 |
T18 |
0 |
1122 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T23 |
0 |
673 |
0 |
0 |
T24 |
0 |
516 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T26 |
0 |
1473 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T6,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T6,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
156113 |
0 |
0 |
T1 |
1393 |
1 |
0 |
0 |
T2 |
991748 |
0 |
0 |
0 |
T3 |
840 |
0 |
0 |
0 |
T4 |
846131 |
0 |
0 |
0 |
T5 |
814 |
0 |
0 |
0 |
T6 |
274968 |
981 |
0 |
0 |
T7 |
14851 |
0 |
0 |
0 |
T8 |
75721 |
0 |
0 |
0 |
T9 |
51588 |
0 |
0 |
0 |
T10 |
36141 |
0 |
0 |
0 |
T12 |
0 |
670 |
0 |
0 |
T15 |
0 |
14 |
0 |
0 |
T17 |
0 |
174 |
0 |
0 |
T18 |
0 |
1129 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T23 |
0 |
673 |
0 |
0 |
T24 |
0 |
516 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
395320786 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395401259 |
156113 |
0 |
0 |
T1 |
1393 |
1 |
0 |
0 |
T2 |
991748 |
0 |
0 |
0 |
T3 |
840 |
0 |
0 |
0 |
T4 |
846131 |
0 |
0 |
0 |
T5 |
814 |
0 |
0 |
0 |
T6 |
274968 |
981 |
0 |
0 |
T7 |
14851 |
0 |
0 |
0 |
T8 |
75721 |
0 |
0 |
0 |
T9 |
51588 |
0 |
0 |
0 |
T10 |
36141 |
0 |
0 |
0 |
T12 |
0 |
670 |
0 |
0 |
T15 |
0 |
14 |
0 |
0 |
T17 |
0 |
174 |
0 |
0 |
T18 |
0 |
1129 |
0 |
0 |
T19 |
0 |
6 |
0 |
0 |
T23 |
0 |
673 |
0 |
0 |
T24 |
0 |
516 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398024405 |
9195189 |
0 |
0 |
T1 |
1393 |
29 |
0 |
0 |
T2 |
991748 |
2354 |
0 |
0 |
T3 |
840 |
15 |
0 |
0 |
T4 |
846131 |
900 |
0 |
0 |
T5 |
814 |
9 |
0 |
0 |
T6 |
274968 |
8703 |
0 |
0 |
T7 |
14851 |
1378 |
0 |
0 |
T8 |
75721 |
1730 |
0 |
0 |
T9 |
51588 |
80 |
0 |
0 |
T10 |
36141 |
3111 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398024405 |
397895607 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398024405 |
397895607 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398024405 |
397895607 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1081 |
1081 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398024405 |
16381784 |
0 |
0 |
T1 |
1393 |
113 |
0 |
0 |
T2 |
991748 |
9859 |
0 |
0 |
T3 |
840 |
15 |
0 |
0 |
T4 |
846131 |
2707 |
0 |
0 |
T5 |
814 |
50 |
0 |
0 |
T6 |
274968 |
36036 |
0 |
0 |
T7 |
14851 |
1378 |
0 |
0 |
T8 |
75721 |
899 |
0 |
0 |
T9 |
51588 |
332 |
0 |
0 |
T10 |
36141 |
3111 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398024405 |
397895607 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398024405 |
397895607 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398024405 |
397895607 |
0 |
0 |
T1 |
1393 |
1343 |
0 |
0 |
T2 |
991748 |
991659 |
0 |
0 |
T3 |
840 |
754 |
0 |
0 |
T4 |
846131 |
846033 |
0 |
0 |
T5 |
814 |
724 |
0 |
0 |
T6 |
274968 |
274868 |
0 |
0 |
T7 |
14851 |
14756 |
0 |
0 |
T8 |
75721 |
75654 |
0 |
0 |
T9 |
51588 |
51508 |
0 |
0 |
T10 |
36141 |
36068 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1081 |
1081 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |