Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 524714968 2673255 0 0
gen_wmask[1].MaskCheckPortA_A 524714968 2673255 0 0
gen_wmask[2].MaskCheckPortA_A 524714968 2673255 0 0
gen_wmask[3].MaskCheckPortA_A 524714968 2673255 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524714968 2673255 0 0
T1 182134 1088 0 0
T2 58598 832 0 0
T3 30848 832 0 0
T4 581276 12999 0 0
T5 146003 832 0 0
T6 119059 832 0 0
T7 1045 0 0 0
T8 1603 0 0 0
T9 55433 832 0 0
T10 707621 0 0 0
T11 576 0 0 0
T12 19981 832 0 0
T13 57921 0 0 0
T14 127392 4479 0 0
T15 25888 832 0 0
T16 0 2536 0 0
T17 0 118 0 0
T18 0 1471 0 0
T21 0 2886 0 0
T24 0 187 0 0
T25 0 3359 0 0
T26 0 4104 0 0
T27 0 92 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524714968 2673255 0 0
T1 182134 1088 0 0
T2 58598 832 0 0
T3 30848 832 0 0
T4 581276 12999 0 0
T5 146003 832 0 0
T6 119059 832 0 0
T7 1045 0 0 0
T8 1603 0 0 0
T9 55433 832 0 0
T10 707621 0 0 0
T11 576 0 0 0
T12 19981 832 0 0
T13 57921 0 0 0
T14 127392 4479 0 0
T15 25888 832 0 0
T16 0 2536 0 0
T17 0 118 0 0
T18 0 1471 0 0
T21 0 2886 0 0
T24 0 187 0 0
T25 0 3359 0 0
T26 0 4104 0 0
T27 0 92 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524714968 2673255 0 0
T1 182134 1088 0 0
T2 58598 832 0 0
T3 30848 832 0 0
T4 581276 12999 0 0
T5 146003 832 0 0
T6 119059 832 0 0
T7 1045 0 0 0
T8 1603 0 0 0
T9 55433 832 0 0
T10 707621 0 0 0
T11 576 0 0 0
T12 19981 832 0 0
T13 57921 0 0 0
T14 127392 4479 0 0
T15 25888 832 0 0
T16 0 2536 0 0
T17 0 118 0 0
T18 0 1471 0 0
T21 0 2886 0 0
T24 0 187 0 0
T25 0 3359 0 0
T26 0 4104 0 0
T27 0 92 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524714968 2673255 0 0
T1 182134 1088 0 0
T2 58598 832 0 0
T3 30848 832 0 0
T4 581276 12999 0 0
T5 146003 832 0 0
T6 119059 832 0 0
T7 1045 0 0 0
T8 1603 0 0 0
T9 55433 832 0 0
T10 707621 0 0 0
T11 576 0 0 0
T12 19981 832 0 0
T13 57921 0 0 0
T14 127392 4479 0 0
T15 25888 832 0 0
T16 0 2536 0 0
T17 0 118 0 0
T18 0 1471 0 0
T21 0 2886 0 0
T24 0 187 0 0
T25 0 3359 0 0
T26 0 4104 0 0
T27 0 92 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 396861816 1795733 0 0
gen_wmask[1].MaskCheckPortA_A 396861816 1795733 0 0
gen_wmask[2].MaskCheckPortA_A 396861816 1795733 0 0
gen_wmask[3].MaskCheckPortA_A 396861816 1795733 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396861816 1795733 0 0
T1 182134 1088 0 0
T2 58598 832 0 0
T3 30848 832 0 0
T4 190973 5327 0 0
T5 32397 832 0 0
T6 103433 832 0 0
T7 1045 0 0 0
T8 1603 0 0 0
T9 14261 832 0 0
T10 607039 0 0 0
T12 0 832 0 0
T14 0 1172 0 0
T15 0 832 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396861816 1795733 0 0
T1 182134 1088 0 0
T2 58598 832 0 0
T3 30848 832 0 0
T4 190973 5327 0 0
T5 32397 832 0 0
T6 103433 832 0 0
T7 1045 0 0 0
T8 1603 0 0 0
T9 14261 832 0 0
T10 607039 0 0 0
T12 0 832 0 0
T14 0 1172 0 0
T15 0 832 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396861816 1795733 0 0
T1 182134 1088 0 0
T2 58598 832 0 0
T3 30848 832 0 0
T4 190973 5327 0 0
T5 32397 832 0 0
T6 103433 832 0 0
T7 1045 0 0 0
T8 1603 0 0 0
T9 14261 832 0 0
T10 607039 0 0 0
T12 0 832 0 0
T14 0 1172 0 0
T15 0 832 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 396861816 1795733 0 0
T1 182134 1088 0 0
T2 58598 832 0 0
T3 30848 832 0 0
T4 190973 5327 0 0
T5 32397 832 0 0
T6 103433 832 0 0
T7 1045 0 0 0
T8 1603 0 0 0
T9 14261 832 0 0
T10 607039 0 0 0
T12 0 832 0 0
T14 0 1172 0 0
T15 0 832 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T4,T14,T16
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T4,T14,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 127853152 877522 0 0
gen_wmask[1].MaskCheckPortA_A 127853152 877522 0 0
gen_wmask[2].MaskCheckPortA_A 127853152 877522 0 0
gen_wmask[3].MaskCheckPortA_A 127853152 877522 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 127853152 877522 0 0
T4 390303 7672 0 0
T5 113606 0 0 0
T6 15626 0 0 0
T9 41172 0 0 0
T10 100582 0 0 0
T11 576 0 0 0
T12 19981 0 0 0
T13 57921 0 0 0
T14 127392 3307 0 0
T15 25888 0 0 0
T16 0 2536 0 0
T17 0 118 0 0
T18 0 1471 0 0
T21 0 2886 0 0
T24 0 187 0 0
T25 0 3359 0 0
T26 0 4104 0 0
T27 0 92 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 127853152 877522 0 0
T4 390303 7672 0 0
T5 113606 0 0 0
T6 15626 0 0 0
T9 41172 0 0 0
T10 100582 0 0 0
T11 576 0 0 0
T12 19981 0 0 0
T13 57921 0 0 0
T14 127392 3307 0 0
T15 25888 0 0 0
T16 0 2536 0 0
T17 0 118 0 0
T18 0 1471 0 0
T21 0 2886 0 0
T24 0 187 0 0
T25 0 3359 0 0
T26 0 4104 0 0
T27 0 92 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 127853152 877522 0 0
T4 390303 7672 0 0
T5 113606 0 0 0
T6 15626 0 0 0
T9 41172 0 0 0
T10 100582 0 0 0
T11 576 0 0 0
T12 19981 0 0 0
T13 57921 0 0 0
T14 127392 3307 0 0
T15 25888 0 0 0
T16 0 2536 0 0
T17 0 118 0 0
T18 0 1471 0 0
T21 0 2886 0 0
T24 0 187 0 0
T25 0 3359 0 0
T26 0 4104 0 0
T27 0 92 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 127853152 877522 0 0
T4 390303 7672 0 0
T5 113606 0 0 0
T6 15626 0 0 0
T9 41172 0 0 0
T10 100582 0 0 0
T11 576 0 0 0
T12 19981 0 0 0
T13 57921 0 0 0
T14 127392 3307 0 0
T15 25888 0 0 0
T16 0 2536 0 0
T17 0 118 0 0
T18 0 1471 0 0
T21 0 2886 0 0
T24 0 187 0 0
T25 0 3359 0 0
T26 0 4104 0 0
T27 0 92 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%