Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
17463416 |
0 |
0 |
T1 |
25719 |
14030 |
0 |
0 |
T2 |
55920 |
0 |
0 |
0 |
T3 |
110890 |
0 |
0 |
0 |
T4 |
390303 |
14765 |
0 |
0 |
T5 |
113606 |
10832 |
0 |
0 |
T6 |
15626 |
14482 |
0 |
0 |
T9 |
41172 |
5802 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
18841 |
0 |
0 |
T16 |
0 |
19861 |
0 |
0 |
T18 |
0 |
29757 |
0 |
0 |
T36 |
0 |
2904 |
0 |
0 |
T38 |
0 |
1280 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
98064096 |
0 |
0 |
T1 |
25719 |
25230 |
0 |
0 |
T2 |
55920 |
55920 |
0 |
0 |
T3 |
110890 |
110890 |
0 |
0 |
T4 |
390303 |
308279 |
0 |
0 |
T5 |
113606 |
113606 |
0 |
0 |
T6 |
15626 |
15626 |
0 |
0 |
T9 |
41172 |
41012 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
19981 |
0 |
0 |
T15 |
0 |
25888 |
0 |
0 |
T16 |
0 |
105395 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
98064096 |
0 |
0 |
T1 |
25719 |
25230 |
0 |
0 |
T2 |
55920 |
55920 |
0 |
0 |
T3 |
110890 |
110890 |
0 |
0 |
T4 |
390303 |
308279 |
0 |
0 |
T5 |
113606 |
113606 |
0 |
0 |
T6 |
15626 |
15626 |
0 |
0 |
T9 |
41172 |
41012 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
19981 |
0 |
0 |
T15 |
0 |
25888 |
0 |
0 |
T16 |
0 |
105395 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
98064096 |
0 |
0 |
T1 |
25719 |
25230 |
0 |
0 |
T2 |
55920 |
55920 |
0 |
0 |
T3 |
110890 |
110890 |
0 |
0 |
T4 |
390303 |
308279 |
0 |
0 |
T5 |
113606 |
113606 |
0 |
0 |
T6 |
15626 |
15626 |
0 |
0 |
T9 |
41172 |
41012 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
19981 |
0 |
0 |
T15 |
0 |
25888 |
0 |
0 |
T16 |
0 |
105395 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
17463416 |
0 |
0 |
T1 |
25719 |
14030 |
0 |
0 |
T2 |
55920 |
0 |
0 |
0 |
T3 |
110890 |
0 |
0 |
0 |
T4 |
390303 |
14765 |
0 |
0 |
T5 |
113606 |
10832 |
0 |
0 |
T6 |
15626 |
14482 |
0 |
0 |
T9 |
41172 |
5802 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
18841 |
0 |
0 |
T16 |
0 |
19861 |
0 |
0 |
T18 |
0 |
29757 |
0 |
0 |
T36 |
0 |
2904 |
0 |
0 |
T38 |
0 |
1280 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
18349340 |
0 |
0 |
T1 |
25719 |
14502 |
0 |
0 |
T2 |
55920 |
0 |
0 |
0 |
T3 |
110890 |
0 |
0 |
0 |
T4 |
390303 |
15465 |
0 |
0 |
T5 |
113606 |
12372 |
0 |
0 |
T6 |
15626 |
15354 |
0 |
0 |
T9 |
41172 |
6180 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
19669 |
0 |
0 |
T16 |
0 |
20636 |
0 |
0 |
T18 |
0 |
31004 |
0 |
0 |
T36 |
0 |
3088 |
0 |
0 |
T38 |
0 |
1360 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
98064096 |
0 |
0 |
T1 |
25719 |
25230 |
0 |
0 |
T2 |
55920 |
55920 |
0 |
0 |
T3 |
110890 |
110890 |
0 |
0 |
T4 |
390303 |
308279 |
0 |
0 |
T5 |
113606 |
113606 |
0 |
0 |
T6 |
15626 |
15626 |
0 |
0 |
T9 |
41172 |
41012 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
19981 |
0 |
0 |
T15 |
0 |
25888 |
0 |
0 |
T16 |
0 |
105395 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
98064096 |
0 |
0 |
T1 |
25719 |
25230 |
0 |
0 |
T2 |
55920 |
55920 |
0 |
0 |
T3 |
110890 |
110890 |
0 |
0 |
T4 |
390303 |
308279 |
0 |
0 |
T5 |
113606 |
113606 |
0 |
0 |
T6 |
15626 |
15626 |
0 |
0 |
T9 |
41172 |
41012 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
19981 |
0 |
0 |
T15 |
0 |
25888 |
0 |
0 |
T16 |
0 |
105395 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
98064096 |
0 |
0 |
T1 |
25719 |
25230 |
0 |
0 |
T2 |
55920 |
55920 |
0 |
0 |
T3 |
110890 |
110890 |
0 |
0 |
T4 |
390303 |
308279 |
0 |
0 |
T5 |
113606 |
113606 |
0 |
0 |
T6 |
15626 |
15626 |
0 |
0 |
T9 |
41172 |
41012 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
19981 |
0 |
0 |
T15 |
0 |
25888 |
0 |
0 |
T16 |
0 |
105395 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
18349340 |
0 |
0 |
T1 |
25719 |
14502 |
0 |
0 |
T2 |
55920 |
0 |
0 |
0 |
T3 |
110890 |
0 |
0 |
0 |
T4 |
390303 |
15465 |
0 |
0 |
T5 |
113606 |
12372 |
0 |
0 |
T6 |
15626 |
15354 |
0 |
0 |
T9 |
41172 |
6180 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
19669 |
0 |
0 |
T16 |
0 |
20636 |
0 |
0 |
T18 |
0 |
31004 |
0 |
0 |
T36 |
0 |
3088 |
0 |
0 |
T38 |
0 |
1360 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
98064096 |
0 |
0 |
T1 |
25719 |
25230 |
0 |
0 |
T2 |
55920 |
55920 |
0 |
0 |
T3 |
110890 |
110890 |
0 |
0 |
T4 |
390303 |
308279 |
0 |
0 |
T5 |
113606 |
113606 |
0 |
0 |
T6 |
15626 |
15626 |
0 |
0 |
T9 |
41172 |
41012 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
19981 |
0 |
0 |
T15 |
0 |
25888 |
0 |
0 |
T16 |
0 |
105395 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
98064096 |
0 |
0 |
T1 |
25719 |
25230 |
0 |
0 |
T2 |
55920 |
55920 |
0 |
0 |
T3 |
110890 |
110890 |
0 |
0 |
T4 |
390303 |
308279 |
0 |
0 |
T5 |
113606 |
113606 |
0 |
0 |
T6 |
15626 |
15626 |
0 |
0 |
T9 |
41172 |
41012 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
19981 |
0 |
0 |
T15 |
0 |
25888 |
0 |
0 |
T16 |
0 |
105395 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
98064096 |
0 |
0 |
T1 |
25719 |
25230 |
0 |
0 |
T2 |
55920 |
55920 |
0 |
0 |
T3 |
110890 |
110890 |
0 |
0 |
T4 |
390303 |
308279 |
0 |
0 |
T5 |
113606 |
113606 |
0 |
0 |
T6 |
15626 |
15626 |
0 |
0 |
T9 |
41172 |
41012 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
19981 |
0 |
0 |
T15 |
0 |
25888 |
0 |
0 |
T16 |
0 |
105395 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T14,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T10,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T10,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T14,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T10,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T14,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T14,T16 |
1 | 0 | 1 | Covered | T4,T14,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T14,T16 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T14,T16 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T14,T16 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T14,T16 |
1 | 0 | Covered | T4,T14,T16 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T14,T16 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T10,T11 |
0 |
0 |
Covered |
T4,T10,T11 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T14,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
5880620 |
0 |
0 |
T4 |
390303 |
10357 |
0 |
0 |
T5 |
113606 |
0 |
0 |
0 |
T6 |
15626 |
0 |
0 |
0 |
T9 |
41172 |
0 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
0 |
0 |
0 |
T13 |
57921 |
0 |
0 |
0 |
T14 |
127392 |
36340 |
0 |
0 |
T15 |
25888 |
0 |
0 |
0 |
T16 |
0 |
35695 |
0 |
0 |
T17 |
0 |
866 |
0 |
0 |
T18 |
0 |
14693 |
0 |
0 |
T24 |
0 |
2560 |
0 |
0 |
T25 |
0 |
27236 |
0 |
0 |
T27 |
0 |
541 |
0 |
0 |
T42 |
0 |
37398 |
0 |
0 |
T43 |
0 |
57303 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
28478266 |
0 |
0 |
T4 |
390303 |
78600 |
0 |
0 |
T5 |
113606 |
0 |
0 |
0 |
T6 |
15626 |
0 |
0 |
0 |
T9 |
41172 |
0 |
0 |
0 |
T10 |
100582 |
95176 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
19981 |
0 |
0 |
0 |
T13 |
57921 |
54256 |
0 |
0 |
T14 |
127392 |
124816 |
0 |
0 |
T15 |
25888 |
0 |
0 |
0 |
T16 |
0 |
87952 |
0 |
0 |
T17 |
0 |
2784 |
0 |
0 |
T18 |
0 |
47560 |
0 |
0 |
T24 |
0 |
5280 |
0 |
0 |
T25 |
0 |
65016 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
28478266 |
0 |
0 |
T4 |
390303 |
78600 |
0 |
0 |
T5 |
113606 |
0 |
0 |
0 |
T6 |
15626 |
0 |
0 |
0 |
T9 |
41172 |
0 |
0 |
0 |
T10 |
100582 |
95176 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
19981 |
0 |
0 |
0 |
T13 |
57921 |
54256 |
0 |
0 |
T14 |
127392 |
124816 |
0 |
0 |
T15 |
25888 |
0 |
0 |
0 |
T16 |
0 |
87952 |
0 |
0 |
T17 |
0 |
2784 |
0 |
0 |
T18 |
0 |
47560 |
0 |
0 |
T24 |
0 |
5280 |
0 |
0 |
T25 |
0 |
65016 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
28478266 |
0 |
0 |
T4 |
390303 |
78600 |
0 |
0 |
T5 |
113606 |
0 |
0 |
0 |
T6 |
15626 |
0 |
0 |
0 |
T9 |
41172 |
0 |
0 |
0 |
T10 |
100582 |
95176 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
19981 |
0 |
0 |
0 |
T13 |
57921 |
54256 |
0 |
0 |
T14 |
127392 |
124816 |
0 |
0 |
T15 |
25888 |
0 |
0 |
0 |
T16 |
0 |
87952 |
0 |
0 |
T17 |
0 |
2784 |
0 |
0 |
T18 |
0 |
47560 |
0 |
0 |
T24 |
0 |
5280 |
0 |
0 |
T25 |
0 |
65016 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
5880620 |
0 |
0 |
T4 |
390303 |
10357 |
0 |
0 |
T5 |
113606 |
0 |
0 |
0 |
T6 |
15626 |
0 |
0 |
0 |
T9 |
41172 |
0 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
0 |
0 |
0 |
T13 |
57921 |
0 |
0 |
0 |
T14 |
127392 |
36340 |
0 |
0 |
T15 |
25888 |
0 |
0 |
0 |
T16 |
0 |
35695 |
0 |
0 |
T17 |
0 |
866 |
0 |
0 |
T18 |
0 |
14693 |
0 |
0 |
T24 |
0 |
2560 |
0 |
0 |
T25 |
0 |
27236 |
0 |
0 |
T27 |
0 |
541 |
0 |
0 |
T42 |
0 |
37398 |
0 |
0 |
T43 |
0 |
57303 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T10,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T10,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T14,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T10,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T14,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T14,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T14,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T14,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T10,T11 |
0 |
0 |
Covered |
T4,T10,T11 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T14,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
189077 |
0 |
0 |
T4 |
390303 |
335 |
0 |
0 |
T5 |
113606 |
0 |
0 |
0 |
T6 |
15626 |
0 |
0 |
0 |
T9 |
41172 |
0 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
0 |
0 |
0 |
T13 |
57921 |
0 |
0 |
0 |
T14 |
127392 |
1172 |
0 |
0 |
T15 |
25888 |
0 |
0 |
0 |
T16 |
0 |
1154 |
0 |
0 |
T17 |
0 |
29 |
0 |
0 |
T18 |
0 |
474 |
0 |
0 |
T24 |
0 |
84 |
0 |
0 |
T25 |
0 |
878 |
0 |
0 |
T27 |
0 |
17 |
0 |
0 |
T42 |
0 |
1206 |
0 |
0 |
T43 |
0 |
1841 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
28478266 |
0 |
0 |
T4 |
390303 |
78600 |
0 |
0 |
T5 |
113606 |
0 |
0 |
0 |
T6 |
15626 |
0 |
0 |
0 |
T9 |
41172 |
0 |
0 |
0 |
T10 |
100582 |
95176 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
19981 |
0 |
0 |
0 |
T13 |
57921 |
54256 |
0 |
0 |
T14 |
127392 |
124816 |
0 |
0 |
T15 |
25888 |
0 |
0 |
0 |
T16 |
0 |
87952 |
0 |
0 |
T17 |
0 |
2784 |
0 |
0 |
T18 |
0 |
47560 |
0 |
0 |
T24 |
0 |
5280 |
0 |
0 |
T25 |
0 |
65016 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
28478266 |
0 |
0 |
T4 |
390303 |
78600 |
0 |
0 |
T5 |
113606 |
0 |
0 |
0 |
T6 |
15626 |
0 |
0 |
0 |
T9 |
41172 |
0 |
0 |
0 |
T10 |
100582 |
95176 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
19981 |
0 |
0 |
0 |
T13 |
57921 |
54256 |
0 |
0 |
T14 |
127392 |
124816 |
0 |
0 |
T15 |
25888 |
0 |
0 |
0 |
T16 |
0 |
87952 |
0 |
0 |
T17 |
0 |
2784 |
0 |
0 |
T18 |
0 |
47560 |
0 |
0 |
T24 |
0 |
5280 |
0 |
0 |
T25 |
0 |
65016 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
28478266 |
0 |
0 |
T4 |
390303 |
78600 |
0 |
0 |
T5 |
113606 |
0 |
0 |
0 |
T6 |
15626 |
0 |
0 |
0 |
T9 |
41172 |
0 |
0 |
0 |
T10 |
100582 |
95176 |
0 |
0 |
T11 |
576 |
576 |
0 |
0 |
T12 |
19981 |
0 |
0 |
0 |
T13 |
57921 |
54256 |
0 |
0 |
T14 |
127392 |
124816 |
0 |
0 |
T15 |
25888 |
0 |
0 |
0 |
T16 |
0 |
87952 |
0 |
0 |
T17 |
0 |
2784 |
0 |
0 |
T18 |
0 |
47560 |
0 |
0 |
T24 |
0 |
5280 |
0 |
0 |
T25 |
0 |
65016 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127853152 |
189077 |
0 |
0 |
T4 |
390303 |
335 |
0 |
0 |
T5 |
113606 |
0 |
0 |
0 |
T6 |
15626 |
0 |
0 |
0 |
T9 |
41172 |
0 |
0 |
0 |
T10 |
100582 |
0 |
0 |
0 |
T11 |
576 |
0 |
0 |
0 |
T12 |
19981 |
0 |
0 |
0 |
T13 |
57921 |
0 |
0 |
0 |
T14 |
127392 |
1172 |
0 |
0 |
T15 |
25888 |
0 |
0 |
0 |
T16 |
0 |
1154 |
0 |
0 |
T17 |
0 |
29 |
0 |
0 |
T18 |
0 |
474 |
0 |
0 |
T24 |
0 |
84 |
0 |
0 |
T25 |
0 |
878 |
0 |
0 |
T27 |
0 |
17 |
0 |
0 |
T42 |
0 |
1206 |
0 |
0 |
T43 |
0 |
1841 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T6,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396861816 |
2733300 |
0 |
0 |
T1 |
182134 |
1088 |
0 |
0 |
T2 |
58598 |
832 |
0 |
0 |
T3 |
30848 |
832 |
0 |
0 |
T4 |
190973 |
4992 |
0 |
0 |
T5 |
32397 |
841 |
0 |
0 |
T6 |
103433 |
2452 |
0 |
0 |
T7 |
1045 |
0 |
0 |
0 |
T8 |
1603 |
0 |
0 |
0 |
T9 |
14261 |
836 |
0 |
0 |
T10 |
607039 |
0 |
0 |
0 |
T12 |
0 |
3797 |
0 |
0 |
T15 |
0 |
2628 |
0 |
0 |
T16 |
0 |
1664 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396861816 |
396777889 |
0 |
0 |
T1 |
182134 |
182052 |
0 |
0 |
T2 |
58598 |
58511 |
0 |
0 |
T3 |
30848 |
30776 |
0 |
0 |
T4 |
190973 |
190923 |
0 |
0 |
T5 |
32397 |
32342 |
0 |
0 |
T6 |
103433 |
103349 |
0 |
0 |
T7 |
1045 |
987 |
0 |
0 |
T8 |
1603 |
1503 |
0 |
0 |
T9 |
14261 |
14173 |
0 |
0 |
T10 |
607039 |
606960 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396861816 |
396777889 |
0 |
0 |
T1 |
182134 |
182052 |
0 |
0 |
T2 |
58598 |
58511 |
0 |
0 |
T3 |
30848 |
30776 |
0 |
0 |
T4 |
190973 |
190923 |
0 |
0 |
T5 |
32397 |
32342 |
0 |
0 |
T6 |
103433 |
103349 |
0 |
0 |
T7 |
1045 |
987 |
0 |
0 |
T8 |
1603 |
1503 |
0 |
0 |
T9 |
14261 |
14173 |
0 |
0 |
T10 |
607039 |
606960 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396861816 |
396777889 |
0 |
0 |
T1 |
182134 |
182052 |
0 |
0 |
T2 |
58598 |
58511 |
0 |
0 |
T3 |
30848 |
30776 |
0 |
0 |
T4 |
190973 |
190923 |
0 |
0 |
T5 |
32397 |
32342 |
0 |
0 |
T6 |
103433 |
103349 |
0 |
0 |
T7 |
1045 |
987 |
0 |
0 |
T8 |
1603 |
1503 |
0 |
0 |
T9 |
14261 |
14173 |
0 |
0 |
T10 |
607039 |
606960 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396861816 |
2733300 |
0 |
0 |
T1 |
182134 |
1088 |
0 |
0 |
T2 |
58598 |
832 |
0 |
0 |
T3 |
30848 |
832 |
0 |
0 |
T4 |
190973 |
4992 |
0 |
0 |
T5 |
32397 |
841 |
0 |
0 |
T6 |
103433 |
2452 |
0 |
0 |
T7 |
1045 |
0 |
0 |
0 |
T8 |
1603 |
0 |
0 |
0 |
T9 |
14261 |
836 |
0 |
0 |
T10 |
607039 |
0 |
0 |
0 |
T12 |
0 |
3797 |
0 |
0 |
T15 |
0 |
2628 |
0 |
0 |
T16 |
0 |
1664 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396861816 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396861816 |
396777889 |
0 |
0 |
T1 |
182134 |
182052 |
0 |
0 |
T2 |
58598 |
58511 |
0 |
0 |
T3 |
30848 |
30776 |
0 |
0 |
T4 |
190973 |
190923 |
0 |
0 |
T5 |
32397 |
32342 |
0 |
0 |
T6 |
103433 |
103349 |
0 |
0 |
T7 |
1045 |
987 |
0 |
0 |
T8 |
1603 |
1503 |
0 |
0 |
T9 |
14261 |
14173 |
0 |
0 |
T10 |
607039 |
606960 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396861816 |
396777889 |
0 |
0 |
T1 |
182134 |
182052 |
0 |
0 |
T2 |
58598 |
58511 |
0 |
0 |
T3 |
30848 |
30776 |
0 |
0 |
T4 |
190973 |
190923 |
0 |
0 |
T5 |
32397 |
32342 |
0 |
0 |
T6 |
103433 |
103349 |
0 |
0 |
T7 |
1045 |
987 |
0 |
0 |
T8 |
1603 |
1503 |
0 |
0 |
T9 |
14261 |
14173 |
0 |
0 |
T10 |
607039 |
606960 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396861816 |
396777889 |
0 |
0 |
T1 |
182134 |
182052 |
0 |
0 |
T2 |
58598 |
58511 |
0 |
0 |
T3 |
30848 |
30776 |
0 |
0 |
T4 |
190973 |
190923 |
0 |
0 |
T5 |
32397 |
32342 |
0 |
0 |
T6 |
103433 |
103349 |
0 |
0 |
T7 |
1045 |
987 |
0 |
0 |
T8 |
1603 |
1503 |
0 |
0 |
T9 |
14261 |
14173 |
0 |
0 |
T10 |
607039 |
606960 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
396861816 |
0 |
0 |
0 |