Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
386289916 |
386285091 |
0 |
0 |
|
selKnown1 |
128681044 |
128680296 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
386289916 |
386285091 |
0 |
0 |
| T1 |
219787 |
219782 |
0 |
0 |
| T2 |
263518 |
263513 |
0 |
0 |
| T3 |
4957 |
4951 |
0 |
0 |
| T4 |
316430 |
316424 |
0 |
0 |
| T5 |
1093 |
1087 |
0 |
0 |
| T6 |
214101 |
214096 |
0 |
0 |
| T7 |
39 |
33 |
0 |
0 |
| T8 |
3 |
0 |
0 |
0 |
| T9 |
85203 |
85198 |
0 |
0 |
| T10 |
3 |
0 |
0 |
0 |
| T11 |
800108 |
2398613 |
0 |
0 |
| T12 |
57870 |
173596 |
0 |
0 |
| T13 |
945563 |
2835298 |
0 |
0 |
| T14 |
1151 |
1331 |
0 |
0 |
| T15 |
925 |
1215 |
0 |
0 |
| T16 |
526 |
524 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
128681044 |
128680296 |
0 |
0 |
| T1 |
73049 |
73048 |
0 |
0 |
| T2 |
87807 |
87806 |
0 |
0 |
| T3 |
1648 |
1647 |
0 |
0 |
| T4 |
105013 |
105013 |
0 |
0 |
| T5 |
360 |
359 |
0 |
0 |
| T6 |
71350 |
71349 |
0 |
0 |
| T9 |
28388 |
28387 |
0 |
0 |
| T11 |
799255 |
799254 |
0 |
0 |
| T12 |
57858 |
57857 |
0 |
0 |
| T13 |
944704 |
944703 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
128681044 |
128680296 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
128681044 |
128680296 |
0 |
0 |
| T1 |
73049 |
73048 |
0 |
0 |
| T2 |
87807 |
87806 |
0 |
0 |
| T3 |
1648 |
1647 |
0 |
0 |
| T4 |
105013 |
105013 |
0 |
0 |
| T5 |
360 |
359 |
0 |
0 |
| T6 |
71350 |
71349 |
0 |
0 |
| T9 |
28388 |
28387 |
0 |
0 |
| T11 |
799255 |
799254 |
0 |
0 |
| T12 |
57858 |
57857 |
0 |
0 |
| T13 |
944704 |
944703 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
128681932 |
128681028 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
128681932 |
128681028 |
0 |
0 |
| T1 |
73050 |
73049 |
0 |
0 |
| T2 |
87808 |
87807 |
0 |
0 |
| T3 |
1649 |
1648 |
0 |
0 |
| T4 |
105014 |
105013 |
0 |
0 |
| T5 |
361 |
360 |
0 |
0 |
| T6 |
71351 |
71350 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
28389 |
28388 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
799255 |
0 |
0 |
| T12 |
0 |
57858 |
0 |
0 |
| T13 |
0 |
944704 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T4,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
54016 |
53112 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
54016 |
53112 |
0 |
0 |
| T2 |
48 |
47 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
417 |
416 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
25 |
24 |
0 |
0 |
| T7 |
10 |
9 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
19 |
18 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
279 |
278 |
0 |
0 |
| T12 |
0 |
12 |
0 |
0 |
| T13 |
0 |
331 |
0 |
0 |
| T14 |
0 |
183 |
0 |
0 |
| T15 |
0 |
293 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T4,T6 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T6 |
Assert Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
53112 |
52499 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
53112 |
52499 |
0 |
0 |
| T2 |
47 |
46 |
0 |
0 |
| T4 |
416 |
415 |
0 |
0 |
| T6 |
24 |
23 |
0 |
0 |
| T7 |
9 |
8 |
0 |
0 |
| T9 |
18 |
17 |
0 |
0 |
| T11 |
278 |
277 |
0 |
0 |
| T12 |
12 |
11 |
0 |
0 |
| T13 |
331 |
330 |
0 |
0 |
| T14 |
183 |
182 |
0 |
0 |
| T15 |
293 |
292 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
68940 |
68564 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
68940 |
68564 |
0 |
0 |
| T1 |
319 |
318 |
0 |
0 |
| T3 |
5 |
4 |
0 |
0 |
| T4 |
278 |
277 |
0 |
0 |
| T5 |
5 |
4 |
0 |
0 |
| T7 |
9 |
8 |
0 |
0 |
| T11 |
148 |
147 |
0 |
0 |
| T13 |
264 |
263 |
0 |
0 |
| T14 |
484 |
483 |
0 |
0 |
| T15 |
316 |
315 |
0 |
0 |
| T16 |
263 |
262 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 4 | 44.44 |
| Logical | 9 | 4 | 44.44 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
68940 |
68564 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
68940 |
68564 |
0 |
0 |
| T1 |
319 |
318 |
0 |
0 |
| T3 |
5 |
4 |
0 |
0 |
| T4 |
278 |
277 |
0 |
0 |
| T5 |
5 |
4 |
0 |
0 |
| T7 |
9 |
8 |
0 |
0 |
| T11 |
148 |
147 |
0 |
0 |
| T13 |
264 |
263 |
0 |
0 |
| T14 |
484 |
483 |
0 |
0 |
| T15 |
316 |
315 |
0 |
0 |
| T16 |
263 |
262 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
128681932 |
128681028 |
0 |
0 |
|
selKnown1 |
128681044 |
128680296 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
128681932 |
128681028 |
0 |
0 |
| T1 |
73050 |
73049 |
0 |
0 |
| T2 |
87808 |
87807 |
0 |
0 |
| T3 |
1649 |
1648 |
0 |
0 |
| T4 |
105014 |
105013 |
0 |
0 |
| T5 |
361 |
360 |
0 |
0 |
| T6 |
71351 |
71350 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
28389 |
28388 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
799255 |
0 |
0 |
| T12 |
0 |
57858 |
0 |
0 |
| T13 |
0 |
944704 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
128681044 |
128680296 |
0 |
0 |
| T1 |
73049 |
73048 |
0 |
0 |
| T2 |
87807 |
87806 |
0 |
0 |
| T3 |
1648 |
1647 |
0 |
0 |
| T4 |
105013 |
105013 |
0 |
0 |
| T5 |
360 |
359 |
0 |
0 |
| T6 |
71350 |
71349 |
0 |
0 |
| T9 |
28388 |
28387 |
0 |
0 |
| T11 |
799255 |
799254 |
0 |
0 |
| T12 |
57858 |
57857 |
0 |
0 |
| T13 |
944704 |
944703 |
0 |
0 |