Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T6 |
0 |
0 |
Covered |
T2,T4,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
18360061 |
0 |
0 |
T2 |
87807 |
330 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
302895 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
18534 |
0 |
0 |
T9 |
28388 |
15416 |
0 |
0 |
T11 |
799255 |
165962 |
0 |
0 |
T12 |
57858 |
1384 |
0 |
0 |
T13 |
944704 |
239860 |
0 |
0 |
T14 |
450350 |
37272 |
0 |
0 |
T15 |
0 |
38323 |
0 |
0 |
T32 |
0 |
4542 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
99715364 |
0 |
0 |
T2 |
87807 |
86993 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
955775 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
71214 |
0 |
0 |
T9 |
28388 |
28388 |
0 |
0 |
T11 |
799255 |
756364 |
0 |
0 |
T12 |
57858 |
57824 |
0 |
0 |
T13 |
944704 |
866554 |
0 |
0 |
T14 |
450350 |
304000 |
0 |
0 |
T15 |
0 |
399916 |
0 |
0 |
T17 |
0 |
99152 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
99715364 |
0 |
0 |
T2 |
87807 |
86993 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
955775 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
71214 |
0 |
0 |
T9 |
28388 |
28388 |
0 |
0 |
T11 |
799255 |
756364 |
0 |
0 |
T12 |
57858 |
57824 |
0 |
0 |
T13 |
944704 |
866554 |
0 |
0 |
T14 |
450350 |
304000 |
0 |
0 |
T15 |
0 |
399916 |
0 |
0 |
T17 |
0 |
99152 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
99715364 |
0 |
0 |
T2 |
87807 |
86993 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
955775 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
71214 |
0 |
0 |
T9 |
28388 |
28388 |
0 |
0 |
T11 |
799255 |
756364 |
0 |
0 |
T12 |
57858 |
57824 |
0 |
0 |
T13 |
944704 |
866554 |
0 |
0 |
T14 |
450350 |
304000 |
0 |
0 |
T15 |
0 |
399916 |
0 |
0 |
T17 |
0 |
99152 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
18360061 |
0 |
0 |
T2 |
87807 |
330 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
302895 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
18534 |
0 |
0 |
T9 |
28388 |
15416 |
0 |
0 |
T11 |
799255 |
165962 |
0 |
0 |
T12 |
57858 |
1384 |
0 |
0 |
T13 |
944704 |
239860 |
0 |
0 |
T14 |
450350 |
37272 |
0 |
0 |
T15 |
0 |
38323 |
0 |
0 |
T32 |
0 |
4542 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T6 |
1 | 0 | 1 | Covered | T2,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T6 |
0 |
0 |
Covered |
T2,T4,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
19301646 |
0 |
0 |
T2 |
87807 |
347 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
318973 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
19150 |
0 |
0 |
T9 |
28388 |
16004 |
0 |
0 |
T11 |
799255 |
175014 |
0 |
0 |
T12 |
57858 |
1568 |
0 |
0 |
T13 |
944704 |
252902 |
0 |
0 |
T14 |
450350 |
38727 |
0 |
0 |
T15 |
0 |
39842 |
0 |
0 |
T32 |
0 |
4890 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
99715364 |
0 |
0 |
T2 |
87807 |
86993 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
955775 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
71214 |
0 |
0 |
T9 |
28388 |
28388 |
0 |
0 |
T11 |
799255 |
756364 |
0 |
0 |
T12 |
57858 |
57824 |
0 |
0 |
T13 |
944704 |
866554 |
0 |
0 |
T14 |
450350 |
304000 |
0 |
0 |
T15 |
0 |
399916 |
0 |
0 |
T17 |
0 |
99152 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
99715364 |
0 |
0 |
T2 |
87807 |
86993 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
955775 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
71214 |
0 |
0 |
T9 |
28388 |
28388 |
0 |
0 |
T11 |
799255 |
756364 |
0 |
0 |
T12 |
57858 |
57824 |
0 |
0 |
T13 |
944704 |
866554 |
0 |
0 |
T14 |
450350 |
304000 |
0 |
0 |
T15 |
0 |
399916 |
0 |
0 |
T17 |
0 |
99152 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
99715364 |
0 |
0 |
T2 |
87807 |
86993 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
955775 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
71214 |
0 |
0 |
T9 |
28388 |
28388 |
0 |
0 |
T11 |
799255 |
756364 |
0 |
0 |
T12 |
57858 |
57824 |
0 |
0 |
T13 |
944704 |
866554 |
0 |
0 |
T14 |
450350 |
304000 |
0 |
0 |
T15 |
0 |
399916 |
0 |
0 |
T17 |
0 |
99152 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
19301646 |
0 |
0 |
T2 |
87807 |
347 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
318973 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
19150 |
0 |
0 |
T9 |
28388 |
16004 |
0 |
0 |
T11 |
799255 |
175014 |
0 |
0 |
T12 |
57858 |
1568 |
0 |
0 |
T13 |
944704 |
252902 |
0 |
0 |
T14 |
450350 |
38727 |
0 |
0 |
T15 |
0 |
39842 |
0 |
0 |
T32 |
0 |
4890 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T6 |
0 |
0 |
Covered |
T2,T4,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
99715364 |
0 |
0 |
T2 |
87807 |
86993 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
955775 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
71214 |
0 |
0 |
T9 |
28388 |
28388 |
0 |
0 |
T11 |
799255 |
756364 |
0 |
0 |
T12 |
57858 |
57824 |
0 |
0 |
T13 |
944704 |
866554 |
0 |
0 |
T14 |
450350 |
304000 |
0 |
0 |
T15 |
0 |
399916 |
0 |
0 |
T17 |
0 |
99152 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
99715364 |
0 |
0 |
T2 |
87807 |
86993 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
955775 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
71214 |
0 |
0 |
T9 |
28388 |
28388 |
0 |
0 |
T11 |
799255 |
756364 |
0 |
0 |
T12 |
57858 |
57824 |
0 |
0 |
T13 |
944704 |
866554 |
0 |
0 |
T14 |
450350 |
304000 |
0 |
0 |
T15 |
0 |
399916 |
0 |
0 |
T17 |
0 |
99152 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
99715364 |
0 |
0 |
T2 |
87807 |
86993 |
0 |
0 |
T3 |
1648 |
0 |
0 |
0 |
T4 |
105013 |
955775 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
71214 |
0 |
0 |
T9 |
28388 |
28388 |
0 |
0 |
T11 |
799255 |
756364 |
0 |
0 |
T12 |
57858 |
57824 |
0 |
0 |
T13 |
944704 |
866554 |
0 |
0 |
T14 |
450350 |
304000 |
0 |
0 |
T15 |
0 |
399916 |
0 |
0 |
T17 |
0 |
99152 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T11 |
1 | 0 | 1 | Covered | T3,T4,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T11 |
1 | 0 | Covered | T3,T4,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
6008160 |
0 |
0 |
T3 |
1648 |
1230 |
0 |
0 |
T4 |
105013 |
33223 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
0 |
0 |
0 |
T9 |
28388 |
0 |
0 |
0 |
T11 |
799255 |
13122 |
0 |
0 |
T12 |
57858 |
0 |
0 |
0 |
T13 |
944704 |
17576 |
0 |
0 |
T14 |
450350 |
65885 |
0 |
0 |
T15 |
494114 |
32404 |
0 |
0 |
T16 |
0 |
27066 |
0 |
0 |
T22 |
0 |
65337 |
0 |
0 |
T23 |
0 |
31539 |
0 |
0 |
T24 |
0 |
11700 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
27655781 |
0 |
0 |
T1 |
73049 |
70728 |
0 |
0 |
T2 |
87807 |
0 |
0 |
0 |
T3 |
1648 |
1648 |
0 |
0 |
T4 |
105013 |
88568 |
0 |
0 |
T5 |
360 |
360 |
0 |
0 |
T6 |
71350 |
0 |
0 |
0 |
T9 |
28388 |
0 |
0 |
0 |
T11 |
799255 |
37904 |
0 |
0 |
T12 |
57858 |
0 |
0 |
0 |
T13 |
944704 |
70712 |
0 |
0 |
T14 |
0 |
137032 |
0 |
0 |
T15 |
0 |
87512 |
0 |
0 |
T16 |
0 |
66000 |
0 |
0 |
T22 |
0 |
141488 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
27655781 |
0 |
0 |
T1 |
73049 |
70728 |
0 |
0 |
T2 |
87807 |
0 |
0 |
0 |
T3 |
1648 |
1648 |
0 |
0 |
T4 |
105013 |
88568 |
0 |
0 |
T5 |
360 |
360 |
0 |
0 |
T6 |
71350 |
0 |
0 |
0 |
T9 |
28388 |
0 |
0 |
0 |
T11 |
799255 |
37904 |
0 |
0 |
T12 |
57858 |
0 |
0 |
0 |
T13 |
944704 |
70712 |
0 |
0 |
T14 |
0 |
137032 |
0 |
0 |
T15 |
0 |
87512 |
0 |
0 |
T16 |
0 |
66000 |
0 |
0 |
T22 |
0 |
141488 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
27655781 |
0 |
0 |
T1 |
73049 |
70728 |
0 |
0 |
T2 |
87807 |
0 |
0 |
0 |
T3 |
1648 |
1648 |
0 |
0 |
T4 |
105013 |
88568 |
0 |
0 |
T5 |
360 |
360 |
0 |
0 |
T6 |
71350 |
0 |
0 |
0 |
T9 |
28388 |
0 |
0 |
0 |
T11 |
799255 |
37904 |
0 |
0 |
T12 |
57858 |
0 |
0 |
0 |
T13 |
944704 |
70712 |
0 |
0 |
T14 |
0 |
137032 |
0 |
0 |
T15 |
0 |
87512 |
0 |
0 |
T16 |
0 |
66000 |
0 |
0 |
T22 |
0 |
141488 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
6008160 |
0 |
0 |
T3 |
1648 |
1230 |
0 |
0 |
T4 |
105013 |
33223 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
0 |
0 |
0 |
T9 |
28388 |
0 |
0 |
0 |
T11 |
799255 |
13122 |
0 |
0 |
T12 |
57858 |
0 |
0 |
0 |
T13 |
944704 |
17576 |
0 |
0 |
T14 |
450350 |
65885 |
0 |
0 |
T15 |
494114 |
32404 |
0 |
0 |
T16 |
0 |
27066 |
0 |
0 |
T22 |
0 |
65337 |
0 |
0 |
T23 |
0 |
31539 |
0 |
0 |
T24 |
0 |
11700 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T11 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
192964 |
0 |
0 |
T3 |
1648 |
39 |
0 |
0 |
T4 |
105013 |
1067 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
0 |
0 |
0 |
T9 |
28388 |
0 |
0 |
0 |
T11 |
799255 |
425 |
0 |
0 |
T12 |
57858 |
0 |
0 |
0 |
T13 |
944704 |
565 |
0 |
0 |
T14 |
450350 |
2113 |
0 |
0 |
T15 |
494114 |
1045 |
0 |
0 |
T16 |
0 |
869 |
0 |
0 |
T22 |
0 |
2096 |
0 |
0 |
T23 |
0 |
1012 |
0 |
0 |
T24 |
0 |
376 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
27655781 |
0 |
0 |
T1 |
73049 |
70728 |
0 |
0 |
T2 |
87807 |
0 |
0 |
0 |
T3 |
1648 |
1648 |
0 |
0 |
T4 |
105013 |
88568 |
0 |
0 |
T5 |
360 |
360 |
0 |
0 |
T6 |
71350 |
0 |
0 |
0 |
T9 |
28388 |
0 |
0 |
0 |
T11 |
799255 |
37904 |
0 |
0 |
T12 |
57858 |
0 |
0 |
0 |
T13 |
944704 |
70712 |
0 |
0 |
T14 |
0 |
137032 |
0 |
0 |
T15 |
0 |
87512 |
0 |
0 |
T16 |
0 |
66000 |
0 |
0 |
T22 |
0 |
141488 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
27655781 |
0 |
0 |
T1 |
73049 |
70728 |
0 |
0 |
T2 |
87807 |
0 |
0 |
0 |
T3 |
1648 |
1648 |
0 |
0 |
T4 |
105013 |
88568 |
0 |
0 |
T5 |
360 |
360 |
0 |
0 |
T6 |
71350 |
0 |
0 |
0 |
T9 |
28388 |
0 |
0 |
0 |
T11 |
799255 |
37904 |
0 |
0 |
T12 |
57858 |
0 |
0 |
0 |
T13 |
944704 |
70712 |
0 |
0 |
T14 |
0 |
137032 |
0 |
0 |
T15 |
0 |
87512 |
0 |
0 |
T16 |
0 |
66000 |
0 |
0 |
T22 |
0 |
141488 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
27655781 |
0 |
0 |
T1 |
73049 |
70728 |
0 |
0 |
T2 |
87807 |
0 |
0 |
0 |
T3 |
1648 |
1648 |
0 |
0 |
T4 |
105013 |
88568 |
0 |
0 |
T5 |
360 |
360 |
0 |
0 |
T6 |
71350 |
0 |
0 |
0 |
T9 |
28388 |
0 |
0 |
0 |
T11 |
799255 |
37904 |
0 |
0 |
T12 |
57858 |
0 |
0 |
0 |
T13 |
944704 |
70712 |
0 |
0 |
T14 |
0 |
137032 |
0 |
0 |
T15 |
0 |
87512 |
0 |
0 |
T16 |
0 |
66000 |
0 |
0 |
T22 |
0 |
141488 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128681044 |
192964 |
0 |
0 |
T3 |
1648 |
39 |
0 |
0 |
T4 |
105013 |
1067 |
0 |
0 |
T5 |
360 |
0 |
0 |
0 |
T6 |
71350 |
0 |
0 |
0 |
T9 |
28388 |
0 |
0 |
0 |
T11 |
799255 |
425 |
0 |
0 |
T12 |
57858 |
0 |
0 |
0 |
T13 |
944704 |
565 |
0 |
0 |
T14 |
450350 |
2113 |
0 |
0 |
T15 |
494114 |
1045 |
0 |
0 |
T16 |
0 |
869 |
0 |
0 |
T22 |
0 |
2096 |
0 |
0 |
T23 |
0 |
1012 |
0 |
0 |
T24 |
0 |
376 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T8,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380134015 |
2720598 |
0 |
0 |
T2 |
544690 |
4670 |
0 |
0 |
T3 |
2323 |
0 |
0 |
0 |
T4 |
322640 |
11648 |
0 |
0 |
T5 |
2141 |
0 |
0 |
0 |
T6 |
79352 |
832 |
0 |
0 |
T7 |
1547 |
0 |
0 |
0 |
T8 |
2810 |
833 |
0 |
0 |
T9 |
60405 |
832 |
0 |
0 |
T10 |
1282 |
0 |
0 |
0 |
T11 |
480046 |
9152 |
0 |
0 |
T12 |
0 |
838 |
0 |
0 |
T13 |
0 |
23745 |
0 |
0 |
T14 |
0 |
6656 |
0 |
0 |
T15 |
0 |
21890 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380134015 |
380050012 |
0 |
0 |
T1 |
377823 |
377728 |
0 |
0 |
T2 |
544690 |
544617 |
0 |
0 |
T3 |
2323 |
2268 |
0 |
0 |
T4 |
322640 |
322617 |
0 |
0 |
T5 |
2141 |
2051 |
0 |
0 |
T6 |
79352 |
79290 |
0 |
0 |
T7 |
1547 |
1458 |
0 |
0 |
T8 |
2810 |
2714 |
0 |
0 |
T9 |
60405 |
60348 |
0 |
0 |
T10 |
1282 |
1229 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380134015 |
380050012 |
0 |
0 |
T1 |
377823 |
377728 |
0 |
0 |
T2 |
544690 |
544617 |
0 |
0 |
T3 |
2323 |
2268 |
0 |
0 |
T4 |
322640 |
322617 |
0 |
0 |
T5 |
2141 |
2051 |
0 |
0 |
T6 |
79352 |
79290 |
0 |
0 |
T7 |
1547 |
1458 |
0 |
0 |
T8 |
2810 |
2714 |
0 |
0 |
T9 |
60405 |
60348 |
0 |
0 |
T10 |
1282 |
1229 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380134015 |
380050012 |
0 |
0 |
T1 |
377823 |
377728 |
0 |
0 |
T2 |
544690 |
544617 |
0 |
0 |
T3 |
2323 |
2268 |
0 |
0 |
T4 |
322640 |
322617 |
0 |
0 |
T5 |
2141 |
2051 |
0 |
0 |
T6 |
79352 |
79290 |
0 |
0 |
T7 |
1547 |
1458 |
0 |
0 |
T8 |
2810 |
2714 |
0 |
0 |
T9 |
60405 |
60348 |
0 |
0 |
T10 |
1282 |
1229 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380134015 |
2720598 |
0 |
0 |
T2 |
544690 |
4670 |
0 |
0 |
T3 |
2323 |
0 |
0 |
0 |
T4 |
322640 |
11648 |
0 |
0 |
T5 |
2141 |
0 |
0 |
0 |
T6 |
79352 |
832 |
0 |
0 |
T7 |
1547 |
0 |
0 |
0 |
T8 |
2810 |
833 |
0 |
0 |
T9 |
60405 |
832 |
0 |
0 |
T10 |
1282 |
0 |
0 |
0 |
T11 |
480046 |
9152 |
0 |
0 |
T12 |
0 |
838 |
0 |
0 |
T13 |
0 |
23745 |
0 |
0 |
T14 |
0 |
6656 |
0 |
0 |
T15 |
0 |
21890 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380134015 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380134015 |
380050012 |
0 |
0 |
T1 |
377823 |
377728 |
0 |
0 |
T2 |
544690 |
544617 |
0 |
0 |
T3 |
2323 |
2268 |
0 |
0 |
T4 |
322640 |
322617 |
0 |
0 |
T5 |
2141 |
2051 |
0 |
0 |
T6 |
79352 |
79290 |
0 |
0 |
T7 |
1547 |
1458 |
0 |
0 |
T8 |
2810 |
2714 |
0 |
0 |
T9 |
60405 |
60348 |
0 |
0 |
T10 |
1282 |
1229 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380134015 |
380050012 |
0 |
0 |
T1 |
377823 |
377728 |
0 |
0 |
T2 |
544690 |
544617 |
0 |
0 |
T3 |
2323 |
2268 |
0 |
0 |
T4 |
322640 |
322617 |
0 |
0 |
T5 |
2141 |
2051 |
0 |
0 |
T6 |
79352 |
79290 |
0 |
0 |
T7 |
1547 |
1458 |
0 |
0 |
T8 |
2810 |
2714 |
0 |
0 |
T9 |
60405 |
60348 |
0 |
0 |
T10 |
1282 |
1229 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380134015 |
380050012 |
0 |
0 |
T1 |
377823 |
377728 |
0 |
0 |
T2 |
544690 |
544617 |
0 |
0 |
T3 |
2323 |
2268 |
0 |
0 |
T4 |
322640 |
322617 |
0 |
0 |
T5 |
2141 |
2051 |
0 |
0 |
T6 |
79352 |
79290 |
0 |
0 |
T7 |
1547 |
1458 |
0 |
0 |
T8 |
2810 |
2714 |
0 |
0 |
T9 |
60405 |
60348 |
0 |
0 |
T10 |
1282 |
1229 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380134015 |
0 |
0 |
0 |