Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
17974516 |
0 |
0 |
T1 |
612634 |
95321 |
0 |
0 |
T2 |
106370 |
15894 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
50848 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
999 |
0 |
0 |
T12 |
26850 |
62 |
0 |
0 |
T14 |
0 |
4684 |
0 |
0 |
T15 |
0 |
42 |
0 |
0 |
T16 |
0 |
261282 |
0 |
0 |
T25 |
0 |
45711 |
0 |
0 |
T37 |
0 |
24051 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
95840515 |
0 |
0 |
T1 |
612634 |
475618 |
0 |
0 |
T2 |
106370 |
105376 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
80 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
241065 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
4112 |
0 |
0 |
T11 |
13989 |
13989 |
0 |
0 |
T12 |
26850 |
26850 |
0 |
0 |
T14 |
0 |
27512 |
0 |
0 |
T15 |
0 |
71562 |
0 |
0 |
T16 |
0 |
130613 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
95840515 |
0 |
0 |
T1 |
612634 |
475618 |
0 |
0 |
T2 |
106370 |
105376 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
80 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
241065 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
4112 |
0 |
0 |
T11 |
13989 |
13989 |
0 |
0 |
T12 |
26850 |
26850 |
0 |
0 |
T14 |
0 |
27512 |
0 |
0 |
T15 |
0 |
71562 |
0 |
0 |
T16 |
0 |
130613 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
95840515 |
0 |
0 |
T1 |
612634 |
475618 |
0 |
0 |
T2 |
106370 |
105376 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
80 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
241065 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
4112 |
0 |
0 |
T11 |
13989 |
13989 |
0 |
0 |
T12 |
26850 |
26850 |
0 |
0 |
T14 |
0 |
27512 |
0 |
0 |
T15 |
0 |
71562 |
0 |
0 |
T16 |
0 |
130613 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
17974516 |
0 |
0 |
T1 |
612634 |
95321 |
0 |
0 |
T2 |
106370 |
15894 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
50848 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
999 |
0 |
0 |
T12 |
26850 |
62 |
0 |
0 |
T14 |
0 |
4684 |
0 |
0 |
T15 |
0 |
42 |
0 |
0 |
T16 |
0 |
261282 |
0 |
0 |
T25 |
0 |
45711 |
0 |
0 |
T37 |
0 |
24051 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T7 |
1 | 0 | Covered | T1,T2,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
18886453 |
0 |
0 |
T1 |
612634 |
100628 |
0 |
0 |
T2 |
106370 |
16944 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
52609 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
1061 |
0 |
0 |
T12 |
26850 |
56 |
0 |
0 |
T14 |
0 |
5344 |
0 |
0 |
T15 |
0 |
42 |
0 |
0 |
T16 |
0 |
274804 |
0 |
0 |
T25 |
0 |
47533 |
0 |
0 |
T37 |
0 |
24816 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
95840515 |
0 |
0 |
T1 |
612634 |
475618 |
0 |
0 |
T2 |
106370 |
105376 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
80 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
241065 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
4112 |
0 |
0 |
T11 |
13989 |
13989 |
0 |
0 |
T12 |
26850 |
26850 |
0 |
0 |
T14 |
0 |
27512 |
0 |
0 |
T15 |
0 |
71562 |
0 |
0 |
T16 |
0 |
130613 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
95840515 |
0 |
0 |
T1 |
612634 |
475618 |
0 |
0 |
T2 |
106370 |
105376 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
80 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
241065 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
4112 |
0 |
0 |
T11 |
13989 |
13989 |
0 |
0 |
T12 |
26850 |
26850 |
0 |
0 |
T14 |
0 |
27512 |
0 |
0 |
T15 |
0 |
71562 |
0 |
0 |
T16 |
0 |
130613 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
95840515 |
0 |
0 |
T1 |
612634 |
475618 |
0 |
0 |
T2 |
106370 |
105376 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
80 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
241065 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
4112 |
0 |
0 |
T11 |
13989 |
13989 |
0 |
0 |
T12 |
26850 |
26850 |
0 |
0 |
T14 |
0 |
27512 |
0 |
0 |
T15 |
0 |
71562 |
0 |
0 |
T16 |
0 |
130613 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
18886453 |
0 |
0 |
T1 |
612634 |
100628 |
0 |
0 |
T2 |
106370 |
16944 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
52609 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
1061 |
0 |
0 |
T12 |
26850 |
56 |
0 |
0 |
T14 |
0 |
5344 |
0 |
0 |
T15 |
0 |
42 |
0 |
0 |
T16 |
0 |
274804 |
0 |
0 |
T25 |
0 |
47533 |
0 |
0 |
T37 |
0 |
24816 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
95840515 |
0 |
0 |
T1 |
612634 |
475618 |
0 |
0 |
T2 |
106370 |
105376 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
80 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
241065 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
4112 |
0 |
0 |
T11 |
13989 |
13989 |
0 |
0 |
T12 |
26850 |
26850 |
0 |
0 |
T14 |
0 |
27512 |
0 |
0 |
T15 |
0 |
71562 |
0 |
0 |
T16 |
0 |
130613 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
95840515 |
0 |
0 |
T1 |
612634 |
475618 |
0 |
0 |
T2 |
106370 |
105376 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
80 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
241065 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
4112 |
0 |
0 |
T11 |
13989 |
13989 |
0 |
0 |
T12 |
26850 |
26850 |
0 |
0 |
T14 |
0 |
27512 |
0 |
0 |
T15 |
0 |
71562 |
0 |
0 |
T16 |
0 |
130613 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
95840515 |
0 |
0 |
T1 |
612634 |
475618 |
0 |
0 |
T2 |
106370 |
105376 |
0 |
0 |
T4 |
129608 |
0 |
0 |
0 |
T5 |
354 |
80 |
0 |
0 |
T6 |
2504 |
0 |
0 |
0 |
T7 |
241899 |
241065 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
4112 |
0 |
0 |
T11 |
13989 |
13989 |
0 |
0 |
T12 |
26850 |
26850 |
0 |
0 |
T14 |
0 |
27512 |
0 |
0 |
T15 |
0 |
71562 |
0 |
0 |
T16 |
0 |
130613 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T6 |
1 | 0 | 1 | Covered | T1,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T4,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T6 |
0 |
0 |
Covered |
T1,T4,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T6 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
5941644 |
0 |
0 |
T1 |
612634 |
34482 |
0 |
0 |
T2 |
106370 |
0 |
0 |
0 |
T4 |
129608 |
60416 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
1763 |
0 |
0 |
T7 |
241899 |
0 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
0 |
0 |
0 |
T12 |
26850 |
0 |
0 |
0 |
T16 |
0 |
51548 |
0 |
0 |
T20 |
0 |
45955 |
0 |
0 |
T21 |
0 |
7529 |
0 |
0 |
T26 |
0 |
1701 |
0 |
0 |
T27 |
0 |
34974 |
0 |
0 |
T40 |
0 |
14411 |
0 |
0 |
T41 |
0 |
15226 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
28734159 |
0 |
0 |
T1 |
612634 |
128472 |
0 |
0 |
T2 |
106370 |
0 |
0 |
0 |
T4 |
129608 |
123880 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
2504 |
0 |
0 |
T7 |
241899 |
0 |
0 |
0 |
T9 |
23567 |
22048 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
0 |
0 |
0 |
T12 |
26850 |
0 |
0 |
0 |
T13 |
0 |
50240 |
0 |
0 |
T16 |
0 |
161400 |
0 |
0 |
T18 |
0 |
1008 |
0 |
0 |
T20 |
0 |
120960 |
0 |
0 |
T26 |
0 |
7104 |
0 |
0 |
T27 |
0 |
78000 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
28734159 |
0 |
0 |
T1 |
612634 |
128472 |
0 |
0 |
T2 |
106370 |
0 |
0 |
0 |
T4 |
129608 |
123880 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
2504 |
0 |
0 |
T7 |
241899 |
0 |
0 |
0 |
T9 |
23567 |
22048 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
0 |
0 |
0 |
T12 |
26850 |
0 |
0 |
0 |
T13 |
0 |
50240 |
0 |
0 |
T16 |
0 |
161400 |
0 |
0 |
T18 |
0 |
1008 |
0 |
0 |
T20 |
0 |
120960 |
0 |
0 |
T26 |
0 |
7104 |
0 |
0 |
T27 |
0 |
78000 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
28734159 |
0 |
0 |
T1 |
612634 |
128472 |
0 |
0 |
T2 |
106370 |
0 |
0 |
0 |
T4 |
129608 |
123880 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
2504 |
0 |
0 |
T7 |
241899 |
0 |
0 |
0 |
T9 |
23567 |
22048 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
0 |
0 |
0 |
T12 |
26850 |
0 |
0 |
0 |
T13 |
0 |
50240 |
0 |
0 |
T16 |
0 |
161400 |
0 |
0 |
T18 |
0 |
1008 |
0 |
0 |
T20 |
0 |
120960 |
0 |
0 |
T26 |
0 |
7104 |
0 |
0 |
T27 |
0 |
78000 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
5941644 |
0 |
0 |
T1 |
612634 |
34482 |
0 |
0 |
T2 |
106370 |
0 |
0 |
0 |
T4 |
129608 |
60416 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
1763 |
0 |
0 |
T7 |
241899 |
0 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
0 |
0 |
0 |
T12 |
26850 |
0 |
0 |
0 |
T16 |
0 |
51548 |
0 |
0 |
T20 |
0 |
45955 |
0 |
0 |
T21 |
0 |
7529 |
0 |
0 |
T26 |
0 |
1701 |
0 |
0 |
T27 |
0 |
34974 |
0 |
0 |
T40 |
0 |
14411 |
0 |
0 |
T41 |
0 |
15226 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T6 |
0 |
0 |
Covered |
T1,T4,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T6 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
190958 |
0 |
0 |
T1 |
612634 |
1108 |
0 |
0 |
T2 |
106370 |
0 |
0 |
0 |
T4 |
129608 |
1934 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
57 |
0 |
0 |
T7 |
241899 |
0 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
0 |
0 |
0 |
T12 |
26850 |
0 |
0 |
0 |
T16 |
0 |
1659 |
0 |
0 |
T20 |
0 |
1479 |
0 |
0 |
T21 |
0 |
238 |
0 |
0 |
T26 |
0 |
55 |
0 |
0 |
T27 |
0 |
1129 |
0 |
0 |
T40 |
0 |
464 |
0 |
0 |
T41 |
0 |
490 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
28734159 |
0 |
0 |
T1 |
612634 |
128472 |
0 |
0 |
T2 |
106370 |
0 |
0 |
0 |
T4 |
129608 |
123880 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
2504 |
0 |
0 |
T7 |
241899 |
0 |
0 |
0 |
T9 |
23567 |
22048 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
0 |
0 |
0 |
T12 |
26850 |
0 |
0 |
0 |
T13 |
0 |
50240 |
0 |
0 |
T16 |
0 |
161400 |
0 |
0 |
T18 |
0 |
1008 |
0 |
0 |
T20 |
0 |
120960 |
0 |
0 |
T26 |
0 |
7104 |
0 |
0 |
T27 |
0 |
78000 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
28734159 |
0 |
0 |
T1 |
612634 |
128472 |
0 |
0 |
T2 |
106370 |
0 |
0 |
0 |
T4 |
129608 |
123880 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
2504 |
0 |
0 |
T7 |
241899 |
0 |
0 |
0 |
T9 |
23567 |
22048 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
0 |
0 |
0 |
T12 |
26850 |
0 |
0 |
0 |
T13 |
0 |
50240 |
0 |
0 |
T16 |
0 |
161400 |
0 |
0 |
T18 |
0 |
1008 |
0 |
0 |
T20 |
0 |
120960 |
0 |
0 |
T26 |
0 |
7104 |
0 |
0 |
T27 |
0 |
78000 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
28734159 |
0 |
0 |
T1 |
612634 |
128472 |
0 |
0 |
T2 |
106370 |
0 |
0 |
0 |
T4 |
129608 |
123880 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
2504 |
0 |
0 |
T7 |
241899 |
0 |
0 |
0 |
T9 |
23567 |
22048 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
0 |
0 |
0 |
T12 |
26850 |
0 |
0 |
0 |
T13 |
0 |
50240 |
0 |
0 |
T16 |
0 |
161400 |
0 |
0 |
T18 |
0 |
1008 |
0 |
0 |
T20 |
0 |
120960 |
0 |
0 |
T26 |
0 |
7104 |
0 |
0 |
T27 |
0 |
78000 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125837879 |
190958 |
0 |
0 |
T1 |
612634 |
1108 |
0 |
0 |
T2 |
106370 |
0 |
0 |
0 |
T4 |
129608 |
1934 |
0 |
0 |
T5 |
354 |
0 |
0 |
0 |
T6 |
2504 |
57 |
0 |
0 |
T7 |
241899 |
0 |
0 |
0 |
T9 |
23567 |
0 |
0 |
0 |
T10 |
4112 |
0 |
0 |
0 |
T11 |
13989 |
0 |
0 |
0 |
T12 |
26850 |
0 |
0 |
0 |
T16 |
0 |
1659 |
0 |
0 |
T20 |
0 |
1479 |
0 |
0 |
T21 |
0 |
238 |
0 |
0 |
T26 |
0 |
55 |
0 |
0 |
T27 |
0 |
1129 |
0 |
0 |
T40 |
0 |
464 |
0 |
0 |
T41 |
0 |
490 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T7,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
355171785 |
2643734 |
0 |
0 |
T1 |
126620 |
5824 |
0 |
0 |
T2 |
31398 |
832 |
0 |
0 |
T3 |
1361 |
0 |
0 |
0 |
T4 |
932156 |
0 |
0 |
0 |
T5 |
10065 |
2576 |
0 |
0 |
T6 |
18450 |
0 |
0 |
0 |
T7 |
174272 |
18340 |
0 |
0 |
T8 |
1345 |
0 |
0 |
0 |
T9 |
20692 |
0 |
0 |
0 |
T10 |
7343 |
832 |
0 |
0 |
T11 |
0 |
835 |
0 |
0 |
T12 |
0 |
836 |
0 |
0 |
T14 |
0 |
1344 |
0 |
0 |
T15 |
0 |
3609 |
0 |
0 |
T16 |
0 |
21632 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
355171785 |
355091431 |
0 |
0 |
T1 |
126620 |
126593 |
0 |
0 |
T2 |
31398 |
31340 |
0 |
0 |
T3 |
1361 |
1287 |
0 |
0 |
T4 |
932156 |
932089 |
0 |
0 |
T5 |
10065 |
10002 |
0 |
0 |
T6 |
18450 |
18383 |
0 |
0 |
T7 |
174272 |
174263 |
0 |
0 |
T8 |
1345 |
1291 |
0 |
0 |
T9 |
20692 |
20598 |
0 |
0 |
T10 |
7343 |
7257 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
355171785 |
355091431 |
0 |
0 |
T1 |
126620 |
126593 |
0 |
0 |
T2 |
31398 |
31340 |
0 |
0 |
T3 |
1361 |
1287 |
0 |
0 |
T4 |
932156 |
932089 |
0 |
0 |
T5 |
10065 |
10002 |
0 |
0 |
T6 |
18450 |
18383 |
0 |
0 |
T7 |
174272 |
174263 |
0 |
0 |
T8 |
1345 |
1291 |
0 |
0 |
T9 |
20692 |
20598 |
0 |
0 |
T10 |
7343 |
7257 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
355171785 |
355091431 |
0 |
0 |
T1 |
126620 |
126593 |
0 |
0 |
T2 |
31398 |
31340 |
0 |
0 |
T3 |
1361 |
1287 |
0 |
0 |
T4 |
932156 |
932089 |
0 |
0 |
T5 |
10065 |
10002 |
0 |
0 |
T6 |
18450 |
18383 |
0 |
0 |
T7 |
174272 |
174263 |
0 |
0 |
T8 |
1345 |
1291 |
0 |
0 |
T9 |
20692 |
20598 |
0 |
0 |
T10 |
7343 |
7257 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
355171785 |
2643734 |
0 |
0 |
T1 |
126620 |
5824 |
0 |
0 |
T2 |
31398 |
832 |
0 |
0 |
T3 |
1361 |
0 |
0 |
0 |
T4 |
932156 |
0 |
0 |
0 |
T5 |
10065 |
2576 |
0 |
0 |
T6 |
18450 |
0 |
0 |
0 |
T7 |
174272 |
18340 |
0 |
0 |
T8 |
1345 |
0 |
0 |
0 |
T9 |
20692 |
0 |
0 |
0 |
T10 |
7343 |
832 |
0 |
0 |
T11 |
0 |
835 |
0 |
0 |
T12 |
0 |
836 |
0 |
0 |
T14 |
0 |
1344 |
0 |
0 |
T15 |
0 |
3609 |
0 |
0 |
T16 |
0 |
21632 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
355171785 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
355171785 |
355091431 |
0 |
0 |
T1 |
126620 |
126593 |
0 |
0 |
T2 |
31398 |
31340 |
0 |
0 |
T3 |
1361 |
1287 |
0 |
0 |
T4 |
932156 |
932089 |
0 |
0 |
T5 |
10065 |
10002 |
0 |
0 |
T6 |
18450 |
18383 |
0 |
0 |
T7 |
174272 |
174263 |
0 |
0 |
T8 |
1345 |
1291 |
0 |
0 |
T9 |
20692 |
20598 |
0 |
0 |
T10 |
7343 |
7257 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
355171785 |
355091431 |
0 |
0 |
T1 |
126620 |
126593 |
0 |
0 |
T2 |
31398 |
31340 |
0 |
0 |
T3 |
1361 |
1287 |
0 |
0 |
T4 |
932156 |
932089 |
0 |
0 |
T5 |
10065 |
10002 |
0 |
0 |
T6 |
18450 |
18383 |
0 |
0 |
T7 |
174272 |
174263 |
0 |
0 |
T8 |
1345 |
1291 |
0 |
0 |
T9 |
20692 |
20598 |
0 |
0 |
T10 |
7343 |
7257 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
355171785 |
355091431 |
0 |
0 |
T1 |
126620 |
126593 |
0 |
0 |
T2 |
31398 |
31340 |
0 |
0 |
T3 |
1361 |
1287 |
0 |
0 |
T4 |
932156 |
932089 |
0 |
0 |
T5 |
10065 |
10002 |
0 |
0 |
T6 |
18450 |
18383 |
0 |
0 |
T7 |
174272 |
174263 |
0 |
0 |
T8 |
1345 |
1291 |
0 |
0 |
T9 |
20692 |
20598 |
0 |
0 |
T10 |
7343 |
7257 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
355171785 |
0 |
0 |
0 |