Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T3,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T8 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
21229974 |
0 |
0 |
T1 |
603036 |
20415 |
0 |
0 |
T3 |
200468 |
48565 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
64797 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
26207 |
0 |
0 |
T19 |
0 |
1601 |
0 |
0 |
T20 |
0 |
18428 |
0 |
0 |
T21 |
0 |
66514 |
0 |
0 |
T40 |
0 |
684 |
0 |
0 |
T42 |
0 |
12 |
0 |
0 |
T46 |
0 |
15912 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
107307232 |
0 |
0 |
T1 |
603036 |
209166 |
0 |
0 |
T3 |
200468 |
200068 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
4112 |
0 |
0 |
T6 |
9716 |
9552 |
0 |
0 |
T7 |
10640 |
10640 |
0 |
0 |
T8 |
725179 |
399547 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
7160 |
0 |
0 |
T11 |
208354 |
207936 |
0 |
0 |
T15 |
0 |
28288 |
0 |
0 |
T19 |
0 |
53524 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
107307232 |
0 |
0 |
T1 |
603036 |
209166 |
0 |
0 |
T3 |
200468 |
200068 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
4112 |
0 |
0 |
T6 |
9716 |
9552 |
0 |
0 |
T7 |
10640 |
10640 |
0 |
0 |
T8 |
725179 |
399547 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
7160 |
0 |
0 |
T11 |
208354 |
207936 |
0 |
0 |
T15 |
0 |
28288 |
0 |
0 |
T19 |
0 |
53524 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
107307232 |
0 |
0 |
T1 |
603036 |
209166 |
0 |
0 |
T3 |
200468 |
200068 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
4112 |
0 |
0 |
T6 |
9716 |
9552 |
0 |
0 |
T7 |
10640 |
10640 |
0 |
0 |
T8 |
725179 |
399547 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
7160 |
0 |
0 |
T11 |
208354 |
207936 |
0 |
0 |
T15 |
0 |
28288 |
0 |
0 |
T19 |
0 |
53524 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
21229974 |
0 |
0 |
T1 |
603036 |
20415 |
0 |
0 |
T3 |
200468 |
48565 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
64797 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
26207 |
0 |
0 |
T19 |
0 |
1601 |
0 |
0 |
T20 |
0 |
18428 |
0 |
0 |
T21 |
0 |
66514 |
0 |
0 |
T40 |
0 |
684 |
0 |
0 |
T42 |
0 |
12 |
0 |
0 |
T46 |
0 |
15912 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Covered | T1,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T3,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T8 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
22332863 |
0 |
0 |
T1 |
603036 |
21232 |
0 |
0 |
T3 |
200468 |
50284 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
68874 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
27040 |
0 |
0 |
T19 |
0 |
1700 |
0 |
0 |
T20 |
0 |
19018 |
0 |
0 |
T21 |
0 |
68946 |
0 |
0 |
T40 |
0 |
776 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T46 |
0 |
16416 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
107307232 |
0 |
0 |
T1 |
603036 |
209166 |
0 |
0 |
T3 |
200468 |
200068 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
4112 |
0 |
0 |
T6 |
9716 |
9552 |
0 |
0 |
T7 |
10640 |
10640 |
0 |
0 |
T8 |
725179 |
399547 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
7160 |
0 |
0 |
T11 |
208354 |
207936 |
0 |
0 |
T15 |
0 |
28288 |
0 |
0 |
T19 |
0 |
53524 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
107307232 |
0 |
0 |
T1 |
603036 |
209166 |
0 |
0 |
T3 |
200468 |
200068 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
4112 |
0 |
0 |
T6 |
9716 |
9552 |
0 |
0 |
T7 |
10640 |
10640 |
0 |
0 |
T8 |
725179 |
399547 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
7160 |
0 |
0 |
T11 |
208354 |
207936 |
0 |
0 |
T15 |
0 |
28288 |
0 |
0 |
T19 |
0 |
53524 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
107307232 |
0 |
0 |
T1 |
603036 |
209166 |
0 |
0 |
T3 |
200468 |
200068 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
4112 |
0 |
0 |
T6 |
9716 |
9552 |
0 |
0 |
T7 |
10640 |
10640 |
0 |
0 |
T8 |
725179 |
399547 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
7160 |
0 |
0 |
T11 |
208354 |
207936 |
0 |
0 |
T15 |
0 |
28288 |
0 |
0 |
T19 |
0 |
53524 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
22332863 |
0 |
0 |
T1 |
603036 |
21232 |
0 |
0 |
T3 |
200468 |
50284 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
68874 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
27040 |
0 |
0 |
T19 |
0 |
1700 |
0 |
0 |
T20 |
0 |
19018 |
0 |
0 |
T21 |
0 |
68946 |
0 |
0 |
T40 |
0 |
776 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T46 |
0 |
16416 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
107307232 |
0 |
0 |
T1 |
603036 |
209166 |
0 |
0 |
T3 |
200468 |
200068 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
4112 |
0 |
0 |
T6 |
9716 |
9552 |
0 |
0 |
T7 |
10640 |
10640 |
0 |
0 |
T8 |
725179 |
399547 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
7160 |
0 |
0 |
T11 |
208354 |
207936 |
0 |
0 |
T15 |
0 |
28288 |
0 |
0 |
T19 |
0 |
53524 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
107307232 |
0 |
0 |
T1 |
603036 |
209166 |
0 |
0 |
T3 |
200468 |
200068 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
4112 |
0 |
0 |
T6 |
9716 |
9552 |
0 |
0 |
T7 |
10640 |
10640 |
0 |
0 |
T8 |
725179 |
399547 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
7160 |
0 |
0 |
T11 |
208354 |
207936 |
0 |
0 |
T15 |
0 |
28288 |
0 |
0 |
T19 |
0 |
53524 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
107307232 |
0 |
0 |
T1 |
603036 |
209166 |
0 |
0 |
T3 |
200468 |
200068 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
4112 |
0 |
0 |
T6 |
9716 |
9552 |
0 |
0 |
T7 |
10640 |
10640 |
0 |
0 |
T8 |
725179 |
399547 |
0 |
0 |
T9 |
2466 |
0 |
0 |
0 |
T10 |
7160 |
7160 |
0 |
0 |
T11 |
208354 |
207936 |
0 |
0 |
T15 |
0 |
28288 |
0 |
0 |
T19 |
0 |
53524 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T8,T9 |
1 | 0 | 1 | Covered | T1,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T1,T8,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T8,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T8 |
0 |
0 |
Covered |
T1,T4,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T8,T9 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
6178989 |
0 |
0 |
T1 |
603036 |
32152 |
0 |
0 |
T3 |
200468 |
0 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
29826 |
0 |
0 |
T9 |
2466 |
686 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
0 |
0 |
0 |
T12 |
0 |
587 |
0 |
0 |
T14 |
0 |
33914 |
0 |
0 |
T17 |
0 |
34828 |
0 |
0 |
T18 |
0 |
43938 |
0 |
0 |
T26 |
0 |
61956 |
0 |
0 |
T27 |
0 |
17300 |
0 |
0 |
T47 |
0 |
108 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
28662416 |
0 |
0 |
T1 |
603036 |
389232 |
0 |
0 |
T3 |
200468 |
0 |
0 |
0 |
T4 |
648 |
648 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
320224 |
0 |
0 |
T9 |
2466 |
2256 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
0 |
0 |
0 |
T12 |
0 |
3152 |
0 |
0 |
T13 |
0 |
15872 |
0 |
0 |
T14 |
0 |
101840 |
0 |
0 |
T17 |
0 |
99688 |
0 |
0 |
T18 |
0 |
397904 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
28662416 |
0 |
0 |
T1 |
603036 |
389232 |
0 |
0 |
T3 |
200468 |
0 |
0 |
0 |
T4 |
648 |
648 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
320224 |
0 |
0 |
T9 |
2466 |
2256 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
0 |
0 |
0 |
T12 |
0 |
3152 |
0 |
0 |
T13 |
0 |
15872 |
0 |
0 |
T14 |
0 |
101840 |
0 |
0 |
T17 |
0 |
99688 |
0 |
0 |
T18 |
0 |
397904 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
28662416 |
0 |
0 |
T1 |
603036 |
389232 |
0 |
0 |
T3 |
200468 |
0 |
0 |
0 |
T4 |
648 |
648 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
320224 |
0 |
0 |
T9 |
2466 |
2256 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
0 |
0 |
0 |
T12 |
0 |
3152 |
0 |
0 |
T13 |
0 |
15872 |
0 |
0 |
T14 |
0 |
101840 |
0 |
0 |
T17 |
0 |
99688 |
0 |
0 |
T18 |
0 |
397904 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
6178989 |
0 |
0 |
T1 |
603036 |
32152 |
0 |
0 |
T3 |
200468 |
0 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
29826 |
0 |
0 |
T9 |
2466 |
686 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
0 |
0 |
0 |
T12 |
0 |
587 |
0 |
0 |
T14 |
0 |
33914 |
0 |
0 |
T17 |
0 |
34828 |
0 |
0 |
T18 |
0 |
43938 |
0 |
0 |
T26 |
0 |
61956 |
0 |
0 |
T27 |
0 |
17300 |
0 |
0 |
T47 |
0 |
108 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T8 |
0 |
0 |
Covered |
T1,T4,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T8,T9 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
198632 |
0 |
0 |
T1 |
603036 |
1035 |
0 |
0 |
T3 |
200468 |
0 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
956 |
0 |
0 |
T9 |
2466 |
21 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
0 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T14 |
0 |
1099 |
0 |
0 |
T17 |
0 |
1120 |
0 |
0 |
T18 |
0 |
1408 |
0 |
0 |
T26 |
0 |
1992 |
0 |
0 |
T27 |
0 |
557 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
28662416 |
0 |
0 |
T1 |
603036 |
389232 |
0 |
0 |
T3 |
200468 |
0 |
0 |
0 |
T4 |
648 |
648 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
320224 |
0 |
0 |
T9 |
2466 |
2256 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
0 |
0 |
0 |
T12 |
0 |
3152 |
0 |
0 |
T13 |
0 |
15872 |
0 |
0 |
T14 |
0 |
101840 |
0 |
0 |
T17 |
0 |
99688 |
0 |
0 |
T18 |
0 |
397904 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
28662416 |
0 |
0 |
T1 |
603036 |
389232 |
0 |
0 |
T3 |
200468 |
0 |
0 |
0 |
T4 |
648 |
648 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
320224 |
0 |
0 |
T9 |
2466 |
2256 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
0 |
0 |
0 |
T12 |
0 |
3152 |
0 |
0 |
T13 |
0 |
15872 |
0 |
0 |
T14 |
0 |
101840 |
0 |
0 |
T17 |
0 |
99688 |
0 |
0 |
T18 |
0 |
397904 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
28662416 |
0 |
0 |
T1 |
603036 |
389232 |
0 |
0 |
T3 |
200468 |
0 |
0 |
0 |
T4 |
648 |
648 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
320224 |
0 |
0 |
T9 |
2466 |
2256 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
0 |
0 |
0 |
T12 |
0 |
3152 |
0 |
0 |
T13 |
0 |
15872 |
0 |
0 |
T14 |
0 |
101840 |
0 |
0 |
T17 |
0 |
99688 |
0 |
0 |
T18 |
0 |
397904 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137215249 |
198632 |
0 |
0 |
T1 |
603036 |
1035 |
0 |
0 |
T3 |
200468 |
0 |
0 |
0 |
T4 |
648 |
0 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T6 |
9716 |
0 |
0 |
0 |
T7 |
10640 |
0 |
0 |
0 |
T8 |
725179 |
956 |
0 |
0 |
T9 |
2466 |
21 |
0 |
0 |
T10 |
7160 |
0 |
0 |
0 |
T11 |
208354 |
0 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T14 |
0 |
1099 |
0 |
0 |
T17 |
0 |
1120 |
0 |
0 |
T18 |
0 |
1408 |
0 |
0 |
T26 |
0 |
1992 |
0 |
0 |
T27 |
0 |
557 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T7,T19,T20 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421146246 |
2818627 |
0 |
0 |
T1 |
179030 |
4992 |
0 |
0 |
T2 |
1446 |
0 |
0 |
0 |
T3 |
122276 |
4160 |
0 |
0 |
T4 |
3209 |
0 |
0 |
0 |
T5 |
5250 |
832 |
0 |
0 |
T6 |
32703 |
832 |
0 |
0 |
T7 |
30876 |
2636 |
0 |
0 |
T8 |
305137 |
4992 |
0 |
0 |
T9 |
4719 |
0 |
0 |
0 |
T10 |
32394 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T19 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421146246 |
421060837 |
0 |
0 |
T1 |
179030 |
178965 |
0 |
0 |
T2 |
1446 |
1380 |
0 |
0 |
T3 |
122276 |
122271 |
0 |
0 |
T4 |
3209 |
3131 |
0 |
0 |
T5 |
5250 |
5161 |
0 |
0 |
T6 |
32703 |
32643 |
0 |
0 |
T7 |
30876 |
30800 |
0 |
0 |
T8 |
305137 |
305053 |
0 |
0 |
T9 |
4719 |
4655 |
0 |
0 |
T10 |
32394 |
32340 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421146246 |
421060837 |
0 |
0 |
T1 |
179030 |
178965 |
0 |
0 |
T2 |
1446 |
1380 |
0 |
0 |
T3 |
122276 |
122271 |
0 |
0 |
T4 |
3209 |
3131 |
0 |
0 |
T5 |
5250 |
5161 |
0 |
0 |
T6 |
32703 |
32643 |
0 |
0 |
T7 |
30876 |
30800 |
0 |
0 |
T8 |
305137 |
305053 |
0 |
0 |
T9 |
4719 |
4655 |
0 |
0 |
T10 |
32394 |
32340 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421146246 |
421060837 |
0 |
0 |
T1 |
179030 |
178965 |
0 |
0 |
T2 |
1446 |
1380 |
0 |
0 |
T3 |
122276 |
122271 |
0 |
0 |
T4 |
3209 |
3131 |
0 |
0 |
T5 |
5250 |
5161 |
0 |
0 |
T6 |
32703 |
32643 |
0 |
0 |
T7 |
30876 |
30800 |
0 |
0 |
T8 |
305137 |
305053 |
0 |
0 |
T9 |
4719 |
4655 |
0 |
0 |
T10 |
32394 |
32340 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421146246 |
2818627 |
0 |
0 |
T1 |
179030 |
4992 |
0 |
0 |
T2 |
1446 |
0 |
0 |
0 |
T3 |
122276 |
4160 |
0 |
0 |
T4 |
3209 |
0 |
0 |
0 |
T5 |
5250 |
832 |
0 |
0 |
T6 |
32703 |
832 |
0 |
0 |
T7 |
30876 |
2636 |
0 |
0 |
T8 |
305137 |
4992 |
0 |
0 |
T9 |
4719 |
0 |
0 |
0 |
T10 |
32394 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T19 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421146246 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421146246 |
421060837 |
0 |
0 |
T1 |
179030 |
178965 |
0 |
0 |
T2 |
1446 |
1380 |
0 |
0 |
T3 |
122276 |
122271 |
0 |
0 |
T4 |
3209 |
3131 |
0 |
0 |
T5 |
5250 |
5161 |
0 |
0 |
T6 |
32703 |
32643 |
0 |
0 |
T7 |
30876 |
30800 |
0 |
0 |
T8 |
305137 |
305053 |
0 |
0 |
T9 |
4719 |
4655 |
0 |
0 |
T10 |
32394 |
32340 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421146246 |
421060837 |
0 |
0 |
T1 |
179030 |
178965 |
0 |
0 |
T2 |
1446 |
1380 |
0 |
0 |
T3 |
122276 |
122271 |
0 |
0 |
T4 |
3209 |
3131 |
0 |
0 |
T5 |
5250 |
5161 |
0 |
0 |
T6 |
32703 |
32643 |
0 |
0 |
T7 |
30876 |
30800 |
0 |
0 |
T8 |
305137 |
305053 |
0 |
0 |
T9 |
4719 |
4655 |
0 |
0 |
T10 |
32394 |
32340 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421146246 |
421060837 |
0 |
0 |
T1 |
179030 |
178965 |
0 |
0 |
T2 |
1446 |
1380 |
0 |
0 |
T3 |
122276 |
122271 |
0 |
0 |
T4 |
3209 |
3131 |
0 |
0 |
T5 |
5250 |
5161 |
0 |
0 |
T6 |
32703 |
32643 |
0 |
0 |
T7 |
30876 |
30800 |
0 |
0 |
T8 |
305137 |
305053 |
0 |
0 |
T9 |
4719 |
4655 |
0 |
0 |
T10 |
32394 |
32340 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
421146246 |
0 |
0 |
0 |