Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T6
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 466367922 2491116 0 0
gen_wmask[1].MaskCheckPortA_A 466367922 2491116 0 0
gen_wmask[2].MaskCheckPortA_A 466367922 2491116 0 0
gen_wmask[3].MaskCheckPortA_A 466367922 2491116 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 466367922 2491116 0 0
T1 39111 832 0 0
T2 34563 0 0 0
T3 12144 832 0 0
T4 74412 0 0 0
T5 74803 832 0 0
T6 148608 1537 0 0
T7 1160209 12858 0 0
T8 188472 832 0 0
T9 2111 0 0 0
T10 21066 832 0 0
T11 43646 2112 0 0
T12 4570 832 0 0
T13 21716 832 0 0
T14 58719 0 0 0
T15 150273 407 0 0
T16 0 14153 0 0
T17 0 2010 0 0
T22 0 1133 0 0
T24 0 743 0 0
T26 0 3275 0 0
T27 0 48 0 0
T28 0 9465 0 0
T36 57932 0 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 466367922 2491116 0 0
T1 39111 832 0 0
T2 34563 0 0 0
T3 12144 832 0 0
T4 74412 0 0 0
T5 74803 832 0 0
T6 148608 1537 0 0
T7 1160209 12858 0 0
T8 188472 832 0 0
T9 2111 0 0 0
T10 21066 832 0 0
T11 43646 2112 0 0
T12 4570 832 0 0
T13 21716 832 0 0
T14 58719 0 0 0
T15 150273 407 0 0
T16 0 14153 0 0
T17 0 2010 0 0
T22 0 1133 0 0
T24 0 743 0 0
T26 0 3275 0 0
T27 0 48 0 0
T28 0 9465 0 0
T36 57932 0 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 466367922 2491116 0 0
T1 39111 832 0 0
T2 34563 0 0 0
T3 12144 832 0 0
T4 74412 0 0 0
T5 74803 832 0 0
T6 148608 1537 0 0
T7 1160209 12858 0 0
T8 188472 832 0 0
T9 2111 0 0 0
T10 21066 832 0 0
T11 43646 2112 0 0
T12 4570 832 0 0
T13 21716 832 0 0
T14 58719 0 0 0
T15 150273 407 0 0
T16 0 14153 0 0
T17 0 2010 0 0
T22 0 1133 0 0
T24 0 743 0 0
T26 0 3275 0 0
T27 0 48 0 0
T28 0 9465 0 0
T36 57932 0 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 466367922 2491116 0 0
T1 39111 832 0 0
T2 34563 0 0 0
T3 12144 832 0 0
T4 74412 0 0 0
T5 74803 832 0 0
T6 148608 1537 0 0
T7 1160209 12858 0 0
T8 188472 832 0 0
T9 2111 0 0 0
T10 21066 832 0 0
T11 43646 2112 0 0
T12 4570 832 0 0
T13 21716 832 0 0
T14 58719 0 0 0
T15 150273 407 0 0
T16 0 14153 0 0
T17 0 2010 0 0
T22 0 1133 0 0
T24 0 743 0 0
T26 0 3275 0 0
T27 0 48 0 0
T28 0 9465 0 0
T36 57932 0 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T6
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 347450762 1712951 0 0
gen_wmask[1].MaskCheckPortA_A 347450762 1712951 0 0
gen_wmask[2].MaskCheckPortA_A 347450762 1712951 0 0
gen_wmask[3].MaskCheckPortA_A 347450762 1712951 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347450762 1712951 0 0
T1 39111 832 0 0
T2 34563 0 0 0
T3 12144 832 0 0
T4 74412 0 0 0
T5 74803 832 0 0
T6 78070 591 0 0
T7 481572 7488 0 0
T8 168625 832 0 0
T9 2111 0 0 0
T10 8142 832 0 0
T11 0 2112 0 0
T12 0 832 0 0
T13 0 832 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347450762 1712951 0 0
T1 39111 832 0 0
T2 34563 0 0 0
T3 12144 832 0 0
T4 74412 0 0 0
T5 74803 832 0 0
T6 78070 591 0 0
T7 481572 7488 0 0
T8 168625 832 0 0
T9 2111 0 0 0
T10 8142 832 0 0
T11 0 2112 0 0
T12 0 832 0 0
T13 0 832 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347450762 1712951 0 0
T1 39111 832 0 0
T2 34563 0 0 0
T3 12144 832 0 0
T4 74412 0 0 0
T5 74803 832 0 0
T6 78070 591 0 0
T7 481572 7488 0 0
T8 168625 832 0 0
T9 2111 0 0 0
T10 8142 832 0 0
T11 0 2112 0 0
T12 0 832 0 0
T13 0 832 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347450762 1712951 0 0
T1 39111 832 0 0
T2 34563 0 0 0
T3 12144 832 0 0
T4 74412 0 0 0
T5 74803 832 0 0
T6 78070 591 0 0
T7 481572 7488 0 0
T8 168625 832 0 0
T9 2111 0 0 0
T10 8142 832 0 0
T11 0 2112 0 0
T12 0 832 0 0
T13 0 832 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T6,T7,T15
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T6,T7,T15
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 118917160 778165 0 0
gen_wmask[1].MaskCheckPortA_A 118917160 778165 0 0
gen_wmask[2].MaskCheckPortA_A 118917160 778165 0 0
gen_wmask[3].MaskCheckPortA_A 118917160 778165 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118917160 778165 0 0
T6 70538 946 0 0
T7 678637 5370 0 0
T8 19847 0 0 0
T10 12924 0 0 0
T11 43646 0 0 0
T12 4570 0 0 0
T13 21716 0 0 0
T14 58719 0 0 0
T15 150273 407 0 0
T16 0 14153 0 0
T17 0 2010 0 0
T22 0 1133 0 0
T24 0 743 0 0
T26 0 3275 0 0
T27 0 48 0 0
T28 0 9465 0 0
T36 57932 0 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118917160 778165 0 0
T6 70538 946 0 0
T7 678637 5370 0 0
T8 19847 0 0 0
T10 12924 0 0 0
T11 43646 0 0 0
T12 4570 0 0 0
T13 21716 0 0 0
T14 58719 0 0 0
T15 150273 407 0 0
T16 0 14153 0 0
T17 0 2010 0 0
T22 0 1133 0 0
T24 0 743 0 0
T26 0 3275 0 0
T27 0 48 0 0
T28 0 9465 0 0
T36 57932 0 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118917160 778165 0 0
T6 70538 946 0 0
T7 678637 5370 0 0
T8 19847 0 0 0
T10 12924 0 0 0
T11 43646 0 0 0
T12 4570 0 0 0
T13 21716 0 0 0
T14 58719 0 0 0
T15 150273 407 0 0
T16 0 14153 0 0
T17 0 2010 0 0
T22 0 1133 0 0
T24 0 743 0 0
T26 0 3275 0 0
T27 0 48 0 0
T28 0 9465 0 0
T36 57932 0 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 118917160 778165 0 0
T6 70538 946 0 0
T7 678637 5370 0 0
T8 19847 0 0 0
T10 12924 0 0 0
T11 43646 0 0 0
T12 4570 0 0 0
T13 21716 0 0 0
T14 58719 0 0 0
T15 150273 407 0 0
T16 0 14153 0 0
T17 0 2010 0 0
T22 0 1133 0 0
T24 0 743 0 0
T26 0 3275 0 0
T27 0 48 0 0
T28 0 9465 0 0
T36 57932 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%