Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
16676513 |
0 |
0 |
T1 |
33056 |
24528 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
78 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
0 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
220261 |
0 |
0 |
T8 |
19847 |
14 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
40355 |
0 |
0 |
T13 |
0 |
1830 |
0 |
0 |
T15 |
0 |
9530 |
0 |
0 |
T22 |
0 |
91140 |
0 |
0 |
T23 |
0 |
8169 |
0 |
0 |
T36 |
0 |
11802 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
91069677 |
0 |
0 |
T1 |
33056 |
32738 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
20638 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
127664 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
677022 |
0 |
0 |
T8 |
19847 |
19706 |
0 |
0 |
T10 |
12924 |
12512 |
0 |
0 |
T11 |
43646 |
43646 |
0 |
0 |
T12 |
0 |
4192 |
0 |
0 |
T13 |
0 |
21716 |
0 |
0 |
T14 |
0 |
58384 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
91069677 |
0 |
0 |
T1 |
33056 |
32738 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
20638 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
127664 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
677022 |
0 |
0 |
T8 |
19847 |
19706 |
0 |
0 |
T10 |
12924 |
12512 |
0 |
0 |
T11 |
43646 |
43646 |
0 |
0 |
T12 |
0 |
4192 |
0 |
0 |
T13 |
0 |
21716 |
0 |
0 |
T14 |
0 |
58384 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
91069677 |
0 |
0 |
T1 |
33056 |
32738 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
20638 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
127664 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
677022 |
0 |
0 |
T8 |
19847 |
19706 |
0 |
0 |
T10 |
12924 |
12512 |
0 |
0 |
T11 |
43646 |
43646 |
0 |
0 |
T12 |
0 |
4192 |
0 |
0 |
T13 |
0 |
21716 |
0 |
0 |
T14 |
0 |
58384 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
16676513 |
0 |
0 |
T1 |
33056 |
24528 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
78 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
0 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
220261 |
0 |
0 |
T8 |
19847 |
14 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
40355 |
0 |
0 |
T13 |
0 |
1830 |
0 |
0 |
T15 |
0 |
9530 |
0 |
0 |
T22 |
0 |
91140 |
0 |
0 |
T23 |
0 |
8169 |
0 |
0 |
T36 |
0 |
11802 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
17525447 |
0 |
0 |
T1 |
33056 |
25474 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
76 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
0 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
229455 |
0 |
0 |
T8 |
19847 |
10 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
42174 |
0 |
0 |
T13 |
0 |
2080 |
0 |
0 |
T15 |
0 |
9919 |
0 |
0 |
T22 |
0 |
96064 |
0 |
0 |
T23 |
0 |
9018 |
0 |
0 |
T36 |
0 |
12572 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
91069677 |
0 |
0 |
T1 |
33056 |
32738 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
20638 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
127664 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
677022 |
0 |
0 |
T8 |
19847 |
19706 |
0 |
0 |
T10 |
12924 |
12512 |
0 |
0 |
T11 |
43646 |
43646 |
0 |
0 |
T12 |
0 |
4192 |
0 |
0 |
T13 |
0 |
21716 |
0 |
0 |
T14 |
0 |
58384 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
91069677 |
0 |
0 |
T1 |
33056 |
32738 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
20638 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
127664 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
677022 |
0 |
0 |
T8 |
19847 |
19706 |
0 |
0 |
T10 |
12924 |
12512 |
0 |
0 |
T11 |
43646 |
43646 |
0 |
0 |
T12 |
0 |
4192 |
0 |
0 |
T13 |
0 |
21716 |
0 |
0 |
T14 |
0 |
58384 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
91069677 |
0 |
0 |
T1 |
33056 |
32738 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
20638 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
127664 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
677022 |
0 |
0 |
T8 |
19847 |
19706 |
0 |
0 |
T10 |
12924 |
12512 |
0 |
0 |
T11 |
43646 |
43646 |
0 |
0 |
T12 |
0 |
4192 |
0 |
0 |
T13 |
0 |
21716 |
0 |
0 |
T14 |
0 |
58384 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
17525447 |
0 |
0 |
T1 |
33056 |
25474 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
76 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
0 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
229455 |
0 |
0 |
T8 |
19847 |
10 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
42174 |
0 |
0 |
T13 |
0 |
2080 |
0 |
0 |
T15 |
0 |
9919 |
0 |
0 |
T22 |
0 |
96064 |
0 |
0 |
T23 |
0 |
9018 |
0 |
0 |
T36 |
0 |
12572 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
91069677 |
0 |
0 |
T1 |
33056 |
32738 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
20638 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
127664 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
677022 |
0 |
0 |
T8 |
19847 |
19706 |
0 |
0 |
T10 |
12924 |
12512 |
0 |
0 |
T11 |
43646 |
43646 |
0 |
0 |
T12 |
0 |
4192 |
0 |
0 |
T13 |
0 |
21716 |
0 |
0 |
T14 |
0 |
58384 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
91069677 |
0 |
0 |
T1 |
33056 |
32738 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
20638 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
127664 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
677022 |
0 |
0 |
T8 |
19847 |
19706 |
0 |
0 |
T10 |
12924 |
12512 |
0 |
0 |
T11 |
43646 |
43646 |
0 |
0 |
T12 |
0 |
4192 |
0 |
0 |
T13 |
0 |
21716 |
0 |
0 |
T14 |
0 |
58384 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
91069677 |
0 |
0 |
T1 |
33056 |
32738 |
0 |
0 |
T2 |
58002 |
0 |
0 |
0 |
T3 |
20638 |
20638 |
0 |
0 |
T4 |
48212 |
0 |
0 |
0 |
T5 |
127664 |
127664 |
0 |
0 |
T6 |
70538 |
0 |
0 |
0 |
T7 |
678637 |
677022 |
0 |
0 |
T8 |
19847 |
19706 |
0 |
0 |
T10 |
12924 |
12512 |
0 |
0 |
T11 |
43646 |
43646 |
0 |
0 |
T12 |
0 |
4192 |
0 |
0 |
T13 |
0 |
21716 |
0 |
0 |
T14 |
0 |
58384 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T16,T17 |
1 | 0 | 1 | Covered | T6,T16,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T16,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T16,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T16,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T16,T17 |
1 | 0 | Covered | T6,T16,T17 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T16,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T6 |
0 |
0 |
Covered |
T2,T4,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T16,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
5362040 |
0 |
0 |
T6 |
70538 |
18340 |
0 |
0 |
T7 |
678637 |
0 |
0 |
0 |
T8 |
19847 |
0 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
0 |
0 |
0 |
T12 |
4570 |
0 |
0 |
0 |
T13 |
21716 |
0 |
0 |
0 |
T14 |
58719 |
0 |
0 |
0 |
T15 |
150273 |
0 |
0 |
0 |
T16 |
0 |
17626 |
0 |
0 |
T17 |
0 |
34238 |
0 |
0 |
T24 |
0 |
4060 |
0 |
0 |
T26 |
0 |
35864 |
0 |
0 |
T28 |
0 |
38151 |
0 |
0 |
T29 |
0 |
8112 |
0 |
0 |
T36 |
57932 |
0 |
0 |
0 |
T48 |
0 |
7739 |
0 |
0 |
T49 |
0 |
41032 |
0 |
0 |
T50 |
0 |
7969 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
26627251 |
0 |
0 |
T2 |
58002 |
56392 |
0 |
0 |
T3 |
20638 |
0 |
0 |
0 |
T4 |
48212 |
45864 |
0 |
0 |
T5 |
127664 |
0 |
0 |
0 |
T6 |
70538 |
67800 |
0 |
0 |
T7 |
678637 |
0 |
0 |
0 |
T8 |
19847 |
0 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
0 |
0 |
0 |
T12 |
4570 |
0 |
0 |
0 |
T16 |
0 |
55384 |
0 |
0 |
T17 |
0 |
331928 |
0 |
0 |
T24 |
0 |
18760 |
0 |
0 |
T25 |
0 |
1008 |
0 |
0 |
T26 |
0 |
116072 |
0 |
0 |
T27 |
0 |
424 |
0 |
0 |
T28 |
0 |
100504 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
26627251 |
0 |
0 |
T2 |
58002 |
56392 |
0 |
0 |
T3 |
20638 |
0 |
0 |
0 |
T4 |
48212 |
45864 |
0 |
0 |
T5 |
127664 |
0 |
0 |
0 |
T6 |
70538 |
67800 |
0 |
0 |
T7 |
678637 |
0 |
0 |
0 |
T8 |
19847 |
0 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
0 |
0 |
0 |
T12 |
4570 |
0 |
0 |
0 |
T16 |
0 |
55384 |
0 |
0 |
T17 |
0 |
331928 |
0 |
0 |
T24 |
0 |
18760 |
0 |
0 |
T25 |
0 |
1008 |
0 |
0 |
T26 |
0 |
116072 |
0 |
0 |
T27 |
0 |
424 |
0 |
0 |
T28 |
0 |
100504 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
26627251 |
0 |
0 |
T2 |
58002 |
56392 |
0 |
0 |
T3 |
20638 |
0 |
0 |
0 |
T4 |
48212 |
45864 |
0 |
0 |
T5 |
127664 |
0 |
0 |
0 |
T6 |
70538 |
67800 |
0 |
0 |
T7 |
678637 |
0 |
0 |
0 |
T8 |
19847 |
0 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
0 |
0 |
0 |
T12 |
4570 |
0 |
0 |
0 |
T16 |
0 |
55384 |
0 |
0 |
T17 |
0 |
331928 |
0 |
0 |
T24 |
0 |
18760 |
0 |
0 |
T25 |
0 |
1008 |
0 |
0 |
T26 |
0 |
116072 |
0 |
0 |
T27 |
0 |
424 |
0 |
0 |
T28 |
0 |
100504 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
5362040 |
0 |
0 |
T6 |
70538 |
18340 |
0 |
0 |
T7 |
678637 |
0 |
0 |
0 |
T8 |
19847 |
0 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
0 |
0 |
0 |
T12 |
4570 |
0 |
0 |
0 |
T13 |
21716 |
0 |
0 |
0 |
T14 |
58719 |
0 |
0 |
0 |
T15 |
150273 |
0 |
0 |
0 |
T16 |
0 |
17626 |
0 |
0 |
T17 |
0 |
34238 |
0 |
0 |
T24 |
0 |
4060 |
0 |
0 |
T26 |
0 |
35864 |
0 |
0 |
T28 |
0 |
38151 |
0 |
0 |
T29 |
0 |
8112 |
0 |
0 |
T36 |
57932 |
0 |
0 |
0 |
T48 |
0 |
7739 |
0 |
0 |
T49 |
0 |
41032 |
0 |
0 |
T50 |
0 |
7969 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T16,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T6,T16,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T6,T16,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T6 |
0 |
0 |
Covered |
T2,T4,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T16,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
172407 |
0 |
0 |
T6 |
70538 |
591 |
0 |
0 |
T7 |
678637 |
0 |
0 |
0 |
T8 |
19847 |
0 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
0 |
0 |
0 |
T12 |
4570 |
0 |
0 |
0 |
T13 |
21716 |
0 |
0 |
0 |
T14 |
58719 |
0 |
0 |
0 |
T15 |
150273 |
0 |
0 |
0 |
T16 |
0 |
563 |
0 |
0 |
T17 |
0 |
1100 |
0 |
0 |
T24 |
0 |
130 |
0 |
0 |
T26 |
0 |
1156 |
0 |
0 |
T28 |
0 |
1225 |
0 |
0 |
T29 |
0 |
260 |
0 |
0 |
T36 |
57932 |
0 |
0 |
0 |
T48 |
0 |
251 |
0 |
0 |
T49 |
0 |
1321 |
0 |
0 |
T50 |
0 |
258 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
26627251 |
0 |
0 |
T2 |
58002 |
56392 |
0 |
0 |
T3 |
20638 |
0 |
0 |
0 |
T4 |
48212 |
45864 |
0 |
0 |
T5 |
127664 |
0 |
0 |
0 |
T6 |
70538 |
67800 |
0 |
0 |
T7 |
678637 |
0 |
0 |
0 |
T8 |
19847 |
0 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
0 |
0 |
0 |
T12 |
4570 |
0 |
0 |
0 |
T16 |
0 |
55384 |
0 |
0 |
T17 |
0 |
331928 |
0 |
0 |
T24 |
0 |
18760 |
0 |
0 |
T25 |
0 |
1008 |
0 |
0 |
T26 |
0 |
116072 |
0 |
0 |
T27 |
0 |
424 |
0 |
0 |
T28 |
0 |
100504 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
26627251 |
0 |
0 |
T2 |
58002 |
56392 |
0 |
0 |
T3 |
20638 |
0 |
0 |
0 |
T4 |
48212 |
45864 |
0 |
0 |
T5 |
127664 |
0 |
0 |
0 |
T6 |
70538 |
67800 |
0 |
0 |
T7 |
678637 |
0 |
0 |
0 |
T8 |
19847 |
0 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
0 |
0 |
0 |
T12 |
4570 |
0 |
0 |
0 |
T16 |
0 |
55384 |
0 |
0 |
T17 |
0 |
331928 |
0 |
0 |
T24 |
0 |
18760 |
0 |
0 |
T25 |
0 |
1008 |
0 |
0 |
T26 |
0 |
116072 |
0 |
0 |
T27 |
0 |
424 |
0 |
0 |
T28 |
0 |
100504 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
26627251 |
0 |
0 |
T2 |
58002 |
56392 |
0 |
0 |
T3 |
20638 |
0 |
0 |
0 |
T4 |
48212 |
45864 |
0 |
0 |
T5 |
127664 |
0 |
0 |
0 |
T6 |
70538 |
67800 |
0 |
0 |
T7 |
678637 |
0 |
0 |
0 |
T8 |
19847 |
0 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
0 |
0 |
0 |
T12 |
4570 |
0 |
0 |
0 |
T16 |
0 |
55384 |
0 |
0 |
T17 |
0 |
331928 |
0 |
0 |
T24 |
0 |
18760 |
0 |
0 |
T25 |
0 |
1008 |
0 |
0 |
T26 |
0 |
116072 |
0 |
0 |
T27 |
0 |
424 |
0 |
0 |
T28 |
0 |
100504 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118917160 |
172407 |
0 |
0 |
T6 |
70538 |
591 |
0 |
0 |
T7 |
678637 |
0 |
0 |
0 |
T8 |
19847 |
0 |
0 |
0 |
T10 |
12924 |
0 |
0 |
0 |
T11 |
43646 |
0 |
0 |
0 |
T12 |
4570 |
0 |
0 |
0 |
T13 |
21716 |
0 |
0 |
0 |
T14 |
58719 |
0 |
0 |
0 |
T15 |
150273 |
0 |
0 |
0 |
T16 |
0 |
563 |
0 |
0 |
T17 |
0 |
1100 |
0 |
0 |
T24 |
0 |
130 |
0 |
0 |
T26 |
0 |
1156 |
0 |
0 |
T28 |
0 |
1225 |
0 |
0 |
T29 |
0 |
260 |
0 |
0 |
T36 |
57932 |
0 |
0 |
0 |
T48 |
0 |
251 |
0 |
0 |
T49 |
0 |
1321 |
0 |
0 |
T50 |
0 |
258 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
347450762 |
2597119 |
0 |
0 |
T1 |
39111 |
832 |
0 |
0 |
T2 |
34563 |
0 |
0 |
0 |
T3 |
12144 |
832 |
0 |
0 |
T4 |
74412 |
0 |
0 |
0 |
T5 |
74803 |
3803 |
0 |
0 |
T6 |
78070 |
0 |
0 |
0 |
T7 |
481572 |
25396 |
0 |
0 |
T8 |
168625 |
2706 |
0 |
0 |
T9 |
2111 |
0 |
0 |
0 |
T10 |
8142 |
832 |
0 |
0 |
T11 |
0 |
2136 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
3887 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
347450762 |
347367623 |
0 |
0 |
T1 |
39111 |
39015 |
0 |
0 |
T2 |
34563 |
34479 |
0 |
0 |
T3 |
12144 |
12060 |
0 |
0 |
T4 |
74412 |
74318 |
0 |
0 |
T5 |
74803 |
74741 |
0 |
0 |
T6 |
78070 |
77977 |
0 |
0 |
T7 |
481572 |
481567 |
0 |
0 |
T8 |
168625 |
168569 |
0 |
0 |
T9 |
2111 |
2011 |
0 |
0 |
T10 |
8142 |
8043 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
347450762 |
347367623 |
0 |
0 |
T1 |
39111 |
39015 |
0 |
0 |
T2 |
34563 |
34479 |
0 |
0 |
T3 |
12144 |
12060 |
0 |
0 |
T4 |
74412 |
74318 |
0 |
0 |
T5 |
74803 |
74741 |
0 |
0 |
T6 |
78070 |
77977 |
0 |
0 |
T7 |
481572 |
481567 |
0 |
0 |
T8 |
168625 |
168569 |
0 |
0 |
T9 |
2111 |
2011 |
0 |
0 |
T10 |
8142 |
8043 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
347450762 |
347367623 |
0 |
0 |
T1 |
39111 |
39015 |
0 |
0 |
T2 |
34563 |
34479 |
0 |
0 |
T3 |
12144 |
12060 |
0 |
0 |
T4 |
74412 |
74318 |
0 |
0 |
T5 |
74803 |
74741 |
0 |
0 |
T6 |
78070 |
77977 |
0 |
0 |
T7 |
481572 |
481567 |
0 |
0 |
T8 |
168625 |
168569 |
0 |
0 |
T9 |
2111 |
2011 |
0 |
0 |
T10 |
8142 |
8043 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
347450762 |
2597119 |
0 |
0 |
T1 |
39111 |
832 |
0 |
0 |
T2 |
34563 |
0 |
0 |
0 |
T3 |
12144 |
832 |
0 |
0 |
T4 |
74412 |
0 |
0 |
0 |
T5 |
74803 |
3803 |
0 |
0 |
T6 |
78070 |
0 |
0 |
0 |
T7 |
481572 |
25396 |
0 |
0 |
T8 |
168625 |
2706 |
0 |
0 |
T9 |
2111 |
0 |
0 |
0 |
T10 |
8142 |
832 |
0 |
0 |
T11 |
0 |
2136 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
3887 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
347450762 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
347450762 |
347367623 |
0 |
0 |
T1 |
39111 |
39015 |
0 |
0 |
T2 |
34563 |
34479 |
0 |
0 |
T3 |
12144 |
12060 |
0 |
0 |
T4 |
74412 |
74318 |
0 |
0 |
T5 |
74803 |
74741 |
0 |
0 |
T6 |
78070 |
77977 |
0 |
0 |
T7 |
481572 |
481567 |
0 |
0 |
T8 |
168625 |
168569 |
0 |
0 |
T9 |
2111 |
2011 |
0 |
0 |
T10 |
8142 |
8043 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
347450762 |
347367623 |
0 |
0 |
T1 |
39111 |
39015 |
0 |
0 |
T2 |
34563 |
34479 |
0 |
0 |
T3 |
12144 |
12060 |
0 |
0 |
T4 |
74412 |
74318 |
0 |
0 |
T5 |
74803 |
74741 |
0 |
0 |
T6 |
78070 |
77977 |
0 |
0 |
T7 |
481572 |
481567 |
0 |
0 |
T8 |
168625 |
168569 |
0 |
0 |
T9 |
2111 |
2011 |
0 |
0 |
T10 |
8142 |
8043 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
347450762 |
347367623 |
0 |
0 |
T1 |
39111 |
39015 |
0 |
0 |
T2 |
34563 |
34479 |
0 |
0 |
T3 |
12144 |
12060 |
0 |
0 |
T4 |
74412 |
74318 |
0 |
0 |
T5 |
74803 |
74741 |
0 |
0 |
T6 |
78070 |
77977 |
0 |
0 |
T7 |
481572 |
481567 |
0 |
0 |
T8 |
168625 |
168569 |
0 |
0 |
T9 |
2111 |
2011 |
0 |
0 |
T10 |
8142 |
8043 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
347450762 |
0 |
0 |
0 |