dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 347478098 2321621 0 0
DepthKnown_A 347478098 347343989 0 0
RvalidKnown_A 347478098 347343989 0 0
WreadyKnown_A 347478098 347343989 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 2321621 0 0
T2 32782 832 0 0
T3 681772 15802 0 0
T4 88890 0 0 0
T5 663875 9148 0 0
T6 671226 0 0 0
T7 1210 0 0 0
T8 209733 1663 0 0
T9 318808 10814 0 0
T10 273577 0 0 0
T11 24889 0 0 0
T12 0 1663 0 0
T13 0 832 0 0
T14 0 2696 0 0
T15 0 14179 0 0
T16 0 12476 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 347478098 2659644 0 0
DepthKnown_A 347478098 347343989 0 0
RvalidKnown_A 347478098 347343989 0 0
WreadyKnown_A 347478098 347343989 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 2659644 0 0
T2 32782 3602 0 0
T3 681772 10816 0 0
T4 88890 0 0 0
T5 663875 5824 0 0
T6 671226 0 0 0
T7 1210 0 0 0
T8 209733 832 0 0
T9 318808 9152 0 0
T10 273577 0 0 0
T11 24889 0 0 0
T12 0 832 0 0
T13 0 3801 0 0
T14 0 1356 0 0
T15 0 23777 0 0
T16 0 9152 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 347478098 149923 0 0
DepthKnown_A 347478098 347343989 0 0
RvalidKnown_A 347478098 347343989 0 0
WreadyKnown_A 347478098 347343989 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 149923 0 0
T3 681772 1350 0 0
T4 88890 0 0 0
T5 663875 374 0 0
T6 671226 0 0 0
T7 1210 0 0 0
T8 209733 0 0 0
T9 318808 506 0 0
T10 273577 0 0 0
T11 24889 0 0 0
T12 11050 0 0 0
T15 0 384 0 0
T16 0 128 0 0
T28 0 1 0 0
T43 0 945 0 0
T45 0 854 0 0
T46 0 37 0 0
T47 0 29 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 347478098 341541 0 0
DepthKnown_A 347478098 347343989 0 0
RvalidKnown_A 347478098 347343989 0 0
WreadyKnown_A 347478098 347343989 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 341541 0 0
T3 681772 1350 0 0
T4 88890 0 0 0
T5 663875 374 0 0
T6 671226 0 0 0
T7 1210 0 0 0
T8 209733 0 0 0
T9 318808 506 0 0
T10 273577 0 0 0
T11 24889 0 0 0
T12 11050 0 0 0
T15 0 1677 0 0
T16 0 128 0 0
T28 0 1 0 0
T43 0 4356 0 0
T45 0 854 0 0
T46 0 37 0 0
T47 0 29 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 347478098 5690894 0 0
DepthKnown_A 347478098 347343989 0 0
RvalidKnown_A 347478098 347343989 0 0
WreadyKnown_A 347478098 347343989 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 5690894 0 0
T1 599650 1138 0 0
T2 32782 237 0 0
T3 681772 125557 0 0
T4 88890 504 0 0
T5 663875 5690 0 0
T6 671226 782 0 0
T7 1210 15 0 0
T8 209733 61 0 0
T9 318808 44379 0 0
T10 273577 952 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 347478098 12043708 0 0
DepthKnown_A 347478098 347343989 0 0
RvalidKnown_A 347478098 347343989 0 0
WreadyKnown_A 347478098 347343989 0 0
gen_passthru_fifo.paramCheckPass 1081 1081 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 12043708 0 0
T1 599650 1138 0 0
T2 32782 1050 0 0
T3 681772 124872 0 0
T4 88890 504 0 0
T5 663875 5655 0 0
T6 671226 3438 0 0
T7 1210 15 0 0
T8 209733 61 0 0
T9 318808 44026 0 0
T10 273577 4285 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 347478098 347343989 0 0
T1 599650 599587 0 0
T2 32782 32682 0 0
T3 681772 681767 0 0
T4 88890 88813 0 0
T5 663875 663778 0 0
T6 671226 671151 0 0
T7 1210 1153 0 0
T8 209733 209634 0 0
T9 318808 318798 0 0
T10 273577 273523 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1081 1081 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%