Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
18093340 |
0 |
0 |
T2 |
227357 |
19251 |
0 |
0 |
T3 |
26088 |
8302 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
16950 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
1940 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
139582 |
0 |
0 |
T14 |
488125 |
40335 |
0 |
0 |
T16 |
0 |
10858 |
0 |
0 |
T17 |
0 |
127348 |
0 |
0 |
T18 |
0 |
56381 |
0 |
0 |
T28 |
0 |
8 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
97485720 |
0 |
0 |
T2 |
227357 |
177101 |
0 |
0 |
T3 |
26088 |
25964 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
20544 |
0 |
0 |
T6 |
18230 |
18230 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
10352 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
746052 |
0 |
0 |
T14 |
488125 |
211242 |
0 |
0 |
T16 |
0 |
54048 |
0 |
0 |
T17 |
0 |
744563 |
0 |
0 |
T18 |
0 |
448406 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
97485720 |
0 |
0 |
T2 |
227357 |
177101 |
0 |
0 |
T3 |
26088 |
25964 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
20544 |
0 |
0 |
T6 |
18230 |
18230 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
10352 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
746052 |
0 |
0 |
T14 |
488125 |
211242 |
0 |
0 |
T16 |
0 |
54048 |
0 |
0 |
T17 |
0 |
744563 |
0 |
0 |
T18 |
0 |
448406 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
97485720 |
0 |
0 |
T2 |
227357 |
177101 |
0 |
0 |
T3 |
26088 |
25964 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
20544 |
0 |
0 |
T6 |
18230 |
18230 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
10352 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
746052 |
0 |
0 |
T14 |
488125 |
211242 |
0 |
0 |
T16 |
0 |
54048 |
0 |
0 |
T17 |
0 |
744563 |
0 |
0 |
T18 |
0 |
448406 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
18093340 |
0 |
0 |
T2 |
227357 |
19251 |
0 |
0 |
T3 |
26088 |
8302 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
16950 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
1940 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
139582 |
0 |
0 |
T14 |
488125 |
40335 |
0 |
0 |
T16 |
0 |
10858 |
0 |
0 |
T17 |
0 |
127348 |
0 |
0 |
T18 |
0 |
56381 |
0 |
0 |
T28 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Covered | T2,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T6 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
19008371 |
0 |
0 |
T2 |
227357 |
19913 |
0 |
0 |
T3 |
26088 |
8588 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
17926 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
2064 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
148190 |
0 |
0 |
T14 |
488125 |
41659 |
0 |
0 |
T16 |
0 |
11296 |
0 |
0 |
T17 |
0 |
134581 |
0 |
0 |
T18 |
0 |
58613 |
0 |
0 |
T28 |
0 |
6 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
97485720 |
0 |
0 |
T2 |
227357 |
177101 |
0 |
0 |
T3 |
26088 |
25964 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
20544 |
0 |
0 |
T6 |
18230 |
18230 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
10352 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
746052 |
0 |
0 |
T14 |
488125 |
211242 |
0 |
0 |
T16 |
0 |
54048 |
0 |
0 |
T17 |
0 |
744563 |
0 |
0 |
T18 |
0 |
448406 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
97485720 |
0 |
0 |
T2 |
227357 |
177101 |
0 |
0 |
T3 |
26088 |
25964 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
20544 |
0 |
0 |
T6 |
18230 |
18230 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
10352 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
746052 |
0 |
0 |
T14 |
488125 |
211242 |
0 |
0 |
T16 |
0 |
54048 |
0 |
0 |
T17 |
0 |
744563 |
0 |
0 |
T18 |
0 |
448406 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
97485720 |
0 |
0 |
T2 |
227357 |
177101 |
0 |
0 |
T3 |
26088 |
25964 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
20544 |
0 |
0 |
T6 |
18230 |
18230 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
10352 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
746052 |
0 |
0 |
T14 |
488125 |
211242 |
0 |
0 |
T16 |
0 |
54048 |
0 |
0 |
T17 |
0 |
744563 |
0 |
0 |
T18 |
0 |
448406 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
19008371 |
0 |
0 |
T2 |
227357 |
19913 |
0 |
0 |
T3 |
26088 |
8588 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
17926 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
2064 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
148190 |
0 |
0 |
T14 |
488125 |
41659 |
0 |
0 |
T16 |
0 |
11296 |
0 |
0 |
T17 |
0 |
134581 |
0 |
0 |
T18 |
0 |
58613 |
0 |
0 |
T28 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
97485720 |
0 |
0 |
T2 |
227357 |
177101 |
0 |
0 |
T3 |
26088 |
25964 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
20544 |
0 |
0 |
T6 |
18230 |
18230 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
10352 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
746052 |
0 |
0 |
T14 |
488125 |
211242 |
0 |
0 |
T16 |
0 |
54048 |
0 |
0 |
T17 |
0 |
744563 |
0 |
0 |
T18 |
0 |
448406 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
97485720 |
0 |
0 |
T2 |
227357 |
177101 |
0 |
0 |
T3 |
26088 |
25964 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
20544 |
0 |
0 |
T6 |
18230 |
18230 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
10352 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
746052 |
0 |
0 |
T14 |
488125 |
211242 |
0 |
0 |
T16 |
0 |
54048 |
0 |
0 |
T17 |
0 |
744563 |
0 |
0 |
T18 |
0 |
448406 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
97485720 |
0 |
0 |
T2 |
227357 |
177101 |
0 |
0 |
T3 |
26088 |
25964 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
20544 |
0 |
0 |
T6 |
18230 |
18230 |
0 |
0 |
T10 |
88 |
0 |
0 |
0 |
T11 |
10352 |
10352 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
746052 |
0 |
0 |
T14 |
488125 |
211242 |
0 |
0 |
T16 |
0 |
54048 |
0 |
0 |
T17 |
0 |
744563 |
0 |
0 |
T18 |
0 |
448406 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T10,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T10,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T10,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T10,T13 |
1 | 0 | 1 | Covered | T2,T10,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T10,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T10,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T10,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T10,T13 |
1 | 0 | Covered | T2,T10,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T10,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T10 |
0 |
0 |
Covered |
T2,T4,T10 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T10,T13 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
5373417 |
0 |
0 |
T2 |
227357 |
22518 |
0 |
0 |
T3 |
26088 |
0 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
0 |
0 |
0 |
T10 |
88 |
38 |
0 |
0 |
T11 |
10352 |
0 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
16058 |
0 |
0 |
T14 |
488125 |
21685 |
0 |
0 |
T15 |
0 |
17132 |
0 |
0 |
T17 |
0 |
28915 |
0 |
0 |
T18 |
0 |
89347 |
0 |
0 |
T29 |
0 |
6422 |
0 |
0 |
T33 |
0 |
32972 |
0 |
0 |
T42 |
0 |
56844 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
24476539 |
0 |
0 |
T2 |
227357 |
47584 |
0 |
0 |
T3 |
26088 |
0 |
0 |
0 |
T4 |
91257 |
86264 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
0 |
0 |
0 |
T10 |
88 |
88 |
0 |
0 |
T11 |
10352 |
0 |
0 |
0 |
T12 |
216 |
216 |
0 |
0 |
T13 |
797243 |
46776 |
0 |
0 |
T14 |
488125 |
270632 |
0 |
0 |
T15 |
0 |
49160 |
0 |
0 |
T17 |
0 |
257984 |
0 |
0 |
T18 |
0 |
468784 |
0 |
0 |
T26 |
0 |
67728 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
24476539 |
0 |
0 |
T2 |
227357 |
47584 |
0 |
0 |
T3 |
26088 |
0 |
0 |
0 |
T4 |
91257 |
86264 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
0 |
0 |
0 |
T10 |
88 |
88 |
0 |
0 |
T11 |
10352 |
0 |
0 |
0 |
T12 |
216 |
216 |
0 |
0 |
T13 |
797243 |
46776 |
0 |
0 |
T14 |
488125 |
270632 |
0 |
0 |
T15 |
0 |
49160 |
0 |
0 |
T17 |
0 |
257984 |
0 |
0 |
T18 |
0 |
468784 |
0 |
0 |
T26 |
0 |
67728 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
24476539 |
0 |
0 |
T2 |
227357 |
47584 |
0 |
0 |
T3 |
26088 |
0 |
0 |
0 |
T4 |
91257 |
86264 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
0 |
0 |
0 |
T10 |
88 |
88 |
0 |
0 |
T11 |
10352 |
0 |
0 |
0 |
T12 |
216 |
216 |
0 |
0 |
T13 |
797243 |
46776 |
0 |
0 |
T14 |
488125 |
270632 |
0 |
0 |
T15 |
0 |
49160 |
0 |
0 |
T17 |
0 |
257984 |
0 |
0 |
T18 |
0 |
468784 |
0 |
0 |
T26 |
0 |
67728 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
5373417 |
0 |
0 |
T2 |
227357 |
22518 |
0 |
0 |
T3 |
26088 |
0 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
0 |
0 |
0 |
T10 |
88 |
38 |
0 |
0 |
T11 |
10352 |
0 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
16058 |
0 |
0 |
T14 |
488125 |
21685 |
0 |
0 |
T15 |
0 |
17132 |
0 |
0 |
T17 |
0 |
28915 |
0 |
0 |
T18 |
0 |
89347 |
0 |
0 |
T29 |
0 |
6422 |
0 |
0 |
T33 |
0 |
32972 |
0 |
0 |
T42 |
0 |
56844 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T10,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T10,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T10,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T10,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T10,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T10 |
0 |
0 |
Covered |
T2,T4,T10 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T10,T13 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
172718 |
0 |
0 |
T2 |
227357 |
724 |
0 |
0 |
T3 |
26088 |
0 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
0 |
0 |
0 |
T10 |
88 |
1 |
0 |
0 |
T11 |
10352 |
0 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
515 |
0 |
0 |
T14 |
488125 |
698 |
0 |
0 |
T15 |
0 |
548 |
0 |
0 |
T17 |
0 |
923 |
0 |
0 |
T18 |
0 |
2876 |
0 |
0 |
T29 |
0 |
205 |
0 |
0 |
T33 |
0 |
1060 |
0 |
0 |
T42 |
0 |
1826 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
24476539 |
0 |
0 |
T2 |
227357 |
47584 |
0 |
0 |
T3 |
26088 |
0 |
0 |
0 |
T4 |
91257 |
86264 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
0 |
0 |
0 |
T10 |
88 |
88 |
0 |
0 |
T11 |
10352 |
0 |
0 |
0 |
T12 |
216 |
216 |
0 |
0 |
T13 |
797243 |
46776 |
0 |
0 |
T14 |
488125 |
270632 |
0 |
0 |
T15 |
0 |
49160 |
0 |
0 |
T17 |
0 |
257984 |
0 |
0 |
T18 |
0 |
468784 |
0 |
0 |
T26 |
0 |
67728 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
24476539 |
0 |
0 |
T2 |
227357 |
47584 |
0 |
0 |
T3 |
26088 |
0 |
0 |
0 |
T4 |
91257 |
86264 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
0 |
0 |
0 |
T10 |
88 |
88 |
0 |
0 |
T11 |
10352 |
0 |
0 |
0 |
T12 |
216 |
216 |
0 |
0 |
T13 |
797243 |
46776 |
0 |
0 |
T14 |
488125 |
270632 |
0 |
0 |
T15 |
0 |
49160 |
0 |
0 |
T17 |
0 |
257984 |
0 |
0 |
T18 |
0 |
468784 |
0 |
0 |
T26 |
0 |
67728 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
24476539 |
0 |
0 |
T2 |
227357 |
47584 |
0 |
0 |
T3 |
26088 |
0 |
0 |
0 |
T4 |
91257 |
86264 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
0 |
0 |
0 |
T10 |
88 |
88 |
0 |
0 |
T11 |
10352 |
0 |
0 |
0 |
T12 |
216 |
216 |
0 |
0 |
T13 |
797243 |
46776 |
0 |
0 |
T14 |
488125 |
270632 |
0 |
0 |
T15 |
0 |
49160 |
0 |
0 |
T17 |
0 |
257984 |
0 |
0 |
T18 |
0 |
468784 |
0 |
0 |
T26 |
0 |
67728 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123153487 |
172718 |
0 |
0 |
T2 |
227357 |
724 |
0 |
0 |
T3 |
26088 |
0 |
0 |
0 |
T4 |
91257 |
0 |
0 |
0 |
T5 |
21029 |
0 |
0 |
0 |
T6 |
18230 |
0 |
0 |
0 |
T10 |
88 |
1 |
0 |
0 |
T11 |
10352 |
0 |
0 |
0 |
T12 |
216 |
0 |
0 |
0 |
T13 |
797243 |
515 |
0 |
0 |
T14 |
488125 |
698 |
0 |
0 |
T15 |
0 |
548 |
0 |
0 |
T17 |
0 |
923 |
0 |
0 |
T18 |
0 |
2876 |
0 |
0 |
T29 |
0 |
205 |
0 |
0 |
T33 |
0 |
1060 |
0 |
0 |
T42 |
0 |
1826 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
397353182 |
2666668 |
0 |
0 |
T2 |
160529 |
4160 |
0 |
0 |
T3 |
11894 |
833 |
0 |
0 |
T4 |
59077 |
0 |
0 |
0 |
T5 |
13951 |
832 |
0 |
0 |
T6 |
9522 |
832 |
0 |
0 |
T7 |
1408 |
0 |
0 |
0 |
T8 |
1137 |
0 |
0 |
0 |
T9 |
812 |
0 |
0 |
0 |
T10 |
1282 |
0 |
0 |
0 |
T11 |
61209 |
2585 |
0 |
0 |
T13 |
0 |
16750 |
0 |
0 |
T14 |
0 |
13170 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
T17 |
0 |
14337 |
0 |
0 |
T18 |
0 |
9152 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
397353182 |
397267911 |
0 |
0 |
T1 |
4693 |
4593 |
0 |
0 |
T2 |
160529 |
160520 |
0 |
0 |
T3 |
11894 |
11815 |
0 |
0 |
T4 |
59077 |
58988 |
0 |
0 |
T5 |
13951 |
13893 |
0 |
0 |
T6 |
9522 |
9430 |
0 |
0 |
T7 |
1408 |
1316 |
0 |
0 |
T8 |
1137 |
1063 |
0 |
0 |
T9 |
812 |
744 |
0 |
0 |
T10 |
1282 |
1199 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
397353182 |
397267911 |
0 |
0 |
T1 |
4693 |
4593 |
0 |
0 |
T2 |
160529 |
160520 |
0 |
0 |
T3 |
11894 |
11815 |
0 |
0 |
T4 |
59077 |
58988 |
0 |
0 |
T5 |
13951 |
13893 |
0 |
0 |
T6 |
9522 |
9430 |
0 |
0 |
T7 |
1408 |
1316 |
0 |
0 |
T8 |
1137 |
1063 |
0 |
0 |
T9 |
812 |
744 |
0 |
0 |
T10 |
1282 |
1199 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
397353182 |
397267911 |
0 |
0 |
T1 |
4693 |
4593 |
0 |
0 |
T2 |
160529 |
160520 |
0 |
0 |
T3 |
11894 |
11815 |
0 |
0 |
T4 |
59077 |
58988 |
0 |
0 |
T5 |
13951 |
13893 |
0 |
0 |
T6 |
9522 |
9430 |
0 |
0 |
T7 |
1408 |
1316 |
0 |
0 |
T8 |
1137 |
1063 |
0 |
0 |
T9 |
812 |
744 |
0 |
0 |
T10 |
1282 |
1199 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
397353182 |
2666668 |
0 |
0 |
T2 |
160529 |
4160 |
0 |
0 |
T3 |
11894 |
833 |
0 |
0 |
T4 |
59077 |
0 |
0 |
0 |
T5 |
13951 |
832 |
0 |
0 |
T6 |
9522 |
832 |
0 |
0 |
T7 |
1408 |
0 |
0 |
0 |
T8 |
1137 |
0 |
0 |
0 |
T9 |
812 |
0 |
0 |
0 |
T10 |
1282 |
0 |
0 |
0 |
T11 |
61209 |
2585 |
0 |
0 |
T13 |
0 |
16750 |
0 |
0 |
T14 |
0 |
13170 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
T17 |
0 |
14337 |
0 |
0 |
T18 |
0 |
9152 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
397353182 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
397353182 |
397267911 |
0 |
0 |
T1 |
4693 |
4593 |
0 |
0 |
T2 |
160529 |
160520 |
0 |
0 |
T3 |
11894 |
11815 |
0 |
0 |
T4 |
59077 |
58988 |
0 |
0 |
T5 |
13951 |
13893 |
0 |
0 |
T6 |
9522 |
9430 |
0 |
0 |
T7 |
1408 |
1316 |
0 |
0 |
T8 |
1137 |
1063 |
0 |
0 |
T9 |
812 |
744 |
0 |
0 |
T10 |
1282 |
1199 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
397353182 |
397267911 |
0 |
0 |
T1 |
4693 |
4593 |
0 |
0 |
T2 |
160529 |
160520 |
0 |
0 |
T3 |
11894 |
11815 |
0 |
0 |
T4 |
59077 |
58988 |
0 |
0 |
T5 |
13951 |
13893 |
0 |
0 |
T6 |
9522 |
9430 |
0 |
0 |
T7 |
1408 |
1316 |
0 |
0 |
T8 |
1137 |
1063 |
0 |
0 |
T9 |
812 |
744 |
0 |
0 |
T10 |
1282 |
1199 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
397353182 |
397267911 |
0 |
0 |
T1 |
4693 |
4593 |
0 |
0 |
T2 |
160529 |
160520 |
0 |
0 |
T3 |
11894 |
11815 |
0 |
0 |
T4 |
59077 |
58988 |
0 |
0 |
T5 |
13951 |
13893 |
0 |
0 |
T6 |
9522 |
9430 |
0 |
0 |
T7 |
1408 |
1316 |
0 |
0 |
T8 |
1137 |
1063 |
0 |
0 |
T9 |
812 |
744 |
0 |
0 |
T10 |
1282 |
1199 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
397353182 |
0 |
0 |
0 |