Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
18324269 |
0 |
0 |
T1 |
434727 |
149052 |
0 |
0 |
T2 |
72456 |
12249 |
0 |
0 |
T3 |
3228 |
2722 |
0 |
0 |
T5 |
11273 |
28 |
0 |
0 |
T6 |
113241 |
37312 |
0 |
0 |
T7 |
21742 |
12830 |
0 |
0 |
T8 |
8596 |
36 |
0 |
0 |
T9 |
20012 |
15523 |
0 |
0 |
T10 |
22528 |
0 |
0 |
0 |
T11 |
90048 |
0 |
0 |
0 |
T39 |
0 |
84708 |
0 |
0 |
T50 |
0 |
23124 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
102781728 |
0 |
0 |
T1 |
434727 |
433759 |
0 |
0 |
T2 |
72456 |
72456 |
0 |
0 |
T3 |
3228 |
3228 |
0 |
0 |
T5 |
11273 |
11100 |
0 |
0 |
T6 |
113241 |
112158 |
0 |
0 |
T7 |
21742 |
21742 |
0 |
0 |
T8 |
8596 |
8596 |
0 |
0 |
T9 |
20012 |
20012 |
0 |
0 |
T10 |
22528 |
22528 |
0 |
0 |
T11 |
90048 |
90048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
102781728 |
0 |
0 |
T1 |
434727 |
433759 |
0 |
0 |
T2 |
72456 |
72456 |
0 |
0 |
T3 |
3228 |
3228 |
0 |
0 |
T5 |
11273 |
11100 |
0 |
0 |
T6 |
113241 |
112158 |
0 |
0 |
T7 |
21742 |
21742 |
0 |
0 |
T8 |
8596 |
8596 |
0 |
0 |
T9 |
20012 |
20012 |
0 |
0 |
T10 |
22528 |
22528 |
0 |
0 |
T11 |
90048 |
90048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
102781728 |
0 |
0 |
T1 |
434727 |
433759 |
0 |
0 |
T2 |
72456 |
72456 |
0 |
0 |
T3 |
3228 |
3228 |
0 |
0 |
T5 |
11273 |
11100 |
0 |
0 |
T6 |
113241 |
112158 |
0 |
0 |
T7 |
21742 |
21742 |
0 |
0 |
T8 |
8596 |
8596 |
0 |
0 |
T9 |
20012 |
20012 |
0 |
0 |
T10 |
22528 |
22528 |
0 |
0 |
T11 |
90048 |
90048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
18324269 |
0 |
0 |
T1 |
434727 |
149052 |
0 |
0 |
T2 |
72456 |
12249 |
0 |
0 |
T3 |
3228 |
2722 |
0 |
0 |
T5 |
11273 |
28 |
0 |
0 |
T6 |
113241 |
37312 |
0 |
0 |
T7 |
21742 |
12830 |
0 |
0 |
T8 |
8596 |
36 |
0 |
0 |
T9 |
20012 |
15523 |
0 |
0 |
T10 |
22528 |
0 |
0 |
0 |
T11 |
90048 |
0 |
0 |
0 |
T39 |
0 |
84708 |
0 |
0 |
T50 |
0 |
23124 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
19285289 |
0 |
0 |
T1 |
434727 |
154500 |
0 |
0 |
T2 |
72456 |
12772 |
0 |
0 |
T3 |
3228 |
3100 |
0 |
0 |
T5 |
11273 |
28 |
0 |
0 |
T6 |
113241 |
39780 |
0 |
0 |
T7 |
21742 |
13358 |
0 |
0 |
T8 |
8596 |
36 |
0 |
0 |
T9 |
20012 |
16012 |
0 |
0 |
T10 |
22528 |
0 |
0 |
0 |
T11 |
90048 |
0 |
0 |
0 |
T39 |
0 |
88457 |
0 |
0 |
T50 |
0 |
25276 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
102781728 |
0 |
0 |
T1 |
434727 |
433759 |
0 |
0 |
T2 |
72456 |
72456 |
0 |
0 |
T3 |
3228 |
3228 |
0 |
0 |
T5 |
11273 |
11100 |
0 |
0 |
T6 |
113241 |
112158 |
0 |
0 |
T7 |
21742 |
21742 |
0 |
0 |
T8 |
8596 |
8596 |
0 |
0 |
T9 |
20012 |
20012 |
0 |
0 |
T10 |
22528 |
22528 |
0 |
0 |
T11 |
90048 |
90048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
102781728 |
0 |
0 |
T1 |
434727 |
433759 |
0 |
0 |
T2 |
72456 |
72456 |
0 |
0 |
T3 |
3228 |
3228 |
0 |
0 |
T5 |
11273 |
11100 |
0 |
0 |
T6 |
113241 |
112158 |
0 |
0 |
T7 |
21742 |
21742 |
0 |
0 |
T8 |
8596 |
8596 |
0 |
0 |
T9 |
20012 |
20012 |
0 |
0 |
T10 |
22528 |
22528 |
0 |
0 |
T11 |
90048 |
90048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
102781728 |
0 |
0 |
T1 |
434727 |
433759 |
0 |
0 |
T2 |
72456 |
72456 |
0 |
0 |
T3 |
3228 |
3228 |
0 |
0 |
T5 |
11273 |
11100 |
0 |
0 |
T6 |
113241 |
112158 |
0 |
0 |
T7 |
21742 |
21742 |
0 |
0 |
T8 |
8596 |
8596 |
0 |
0 |
T9 |
20012 |
20012 |
0 |
0 |
T10 |
22528 |
22528 |
0 |
0 |
T11 |
90048 |
90048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
19285289 |
0 |
0 |
T1 |
434727 |
154500 |
0 |
0 |
T2 |
72456 |
12772 |
0 |
0 |
T3 |
3228 |
3100 |
0 |
0 |
T5 |
11273 |
28 |
0 |
0 |
T6 |
113241 |
39780 |
0 |
0 |
T7 |
21742 |
13358 |
0 |
0 |
T8 |
8596 |
36 |
0 |
0 |
T9 |
20012 |
16012 |
0 |
0 |
T10 |
22528 |
0 |
0 |
0 |
T11 |
90048 |
0 |
0 |
0 |
T39 |
0 |
88457 |
0 |
0 |
T50 |
0 |
25276 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
102781728 |
0 |
0 |
T1 |
434727 |
433759 |
0 |
0 |
T2 |
72456 |
72456 |
0 |
0 |
T3 |
3228 |
3228 |
0 |
0 |
T5 |
11273 |
11100 |
0 |
0 |
T6 |
113241 |
112158 |
0 |
0 |
T7 |
21742 |
21742 |
0 |
0 |
T8 |
8596 |
8596 |
0 |
0 |
T9 |
20012 |
20012 |
0 |
0 |
T10 |
22528 |
22528 |
0 |
0 |
T11 |
90048 |
90048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
102781728 |
0 |
0 |
T1 |
434727 |
433759 |
0 |
0 |
T2 |
72456 |
72456 |
0 |
0 |
T3 |
3228 |
3228 |
0 |
0 |
T5 |
11273 |
11100 |
0 |
0 |
T6 |
113241 |
112158 |
0 |
0 |
T7 |
21742 |
21742 |
0 |
0 |
T8 |
8596 |
8596 |
0 |
0 |
T9 |
20012 |
20012 |
0 |
0 |
T10 |
22528 |
22528 |
0 |
0 |
T11 |
90048 |
90048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
102781728 |
0 |
0 |
T1 |
434727 |
433759 |
0 |
0 |
T2 |
72456 |
72456 |
0 |
0 |
T3 |
3228 |
3228 |
0 |
0 |
T5 |
11273 |
11100 |
0 |
0 |
T6 |
113241 |
112158 |
0 |
0 |
T7 |
21742 |
21742 |
0 |
0 |
T8 |
8596 |
8596 |
0 |
0 |
T9 |
20012 |
20012 |
0 |
0 |
T10 |
22528 |
22528 |
0 |
0 |
T11 |
90048 |
90048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T35,T36 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T31,T32,T33 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T32,T33 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T32,T35,T36 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T31,T32,T33 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T32,T35,T36 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T32,T35,T36 |
1 | 0 | 1 | Covered | T32,T35,T36 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T32,T35,T36 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T32,T35,T36 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T32,T35,T36 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T35,T36 |
1 | 0 | Covered | T32,T35,T36 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T35,T36 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T31,T32,T33 |
0 |
0 |
Covered |
T31,T32,T33 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T35,T36 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
5999381 |
0 |
0 |
T13 |
0 |
32481 |
0 |
0 |
T29 |
0 |
20813 |
0 |
0 |
T32 |
334117 |
59247 |
0 |
0 |
T33 |
89259 |
0 |
0 |
0 |
T34 |
549 |
0 |
0 |
0 |
T35 |
736582 |
40748 |
0 |
0 |
T36 |
230557 |
25696 |
0 |
0 |
T37 |
461761 |
21899 |
0 |
0 |
T38 |
0 |
16353 |
0 |
0 |
T43 |
148797 |
0 |
0 |
0 |
T44 |
854188 |
0 |
0 |
0 |
T47 |
25633 |
0 |
0 |
0 |
T52 |
0 |
33189 |
0 |
0 |
T58 |
21616 |
0 |
0 |
0 |
T59 |
0 |
216 |
0 |
0 |
T60 |
0 |
44937 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
29165584 |
0 |
0 |
T29 |
0 |
56728 |
0 |
0 |
T30 |
0 |
3016 |
0 |
0 |
T31 |
9340 |
8912 |
0 |
0 |
T32 |
334117 |
126464 |
0 |
0 |
T33 |
89259 |
82824 |
0 |
0 |
T34 |
549 |
360 |
0 |
0 |
T35 |
736582 |
306624 |
0 |
0 |
T36 |
0 |
71760 |
0 |
0 |
T37 |
0 |
65592 |
0 |
0 |
T38 |
0 |
48384 |
0 |
0 |
T39 |
345868 |
0 |
0 |
0 |
T43 |
148797 |
0 |
0 |
0 |
T44 |
854188 |
0 |
0 |
0 |
T46 |
13426 |
0 |
0 |
0 |
T57 |
16480 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
29165584 |
0 |
0 |
T29 |
0 |
56728 |
0 |
0 |
T30 |
0 |
3016 |
0 |
0 |
T31 |
9340 |
8912 |
0 |
0 |
T32 |
334117 |
126464 |
0 |
0 |
T33 |
89259 |
82824 |
0 |
0 |
T34 |
549 |
360 |
0 |
0 |
T35 |
736582 |
306624 |
0 |
0 |
T36 |
0 |
71760 |
0 |
0 |
T37 |
0 |
65592 |
0 |
0 |
T38 |
0 |
48384 |
0 |
0 |
T39 |
345868 |
0 |
0 |
0 |
T43 |
148797 |
0 |
0 |
0 |
T44 |
854188 |
0 |
0 |
0 |
T46 |
13426 |
0 |
0 |
0 |
T57 |
16480 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
29165584 |
0 |
0 |
T29 |
0 |
56728 |
0 |
0 |
T30 |
0 |
3016 |
0 |
0 |
T31 |
9340 |
8912 |
0 |
0 |
T32 |
334117 |
126464 |
0 |
0 |
T33 |
89259 |
82824 |
0 |
0 |
T34 |
549 |
360 |
0 |
0 |
T35 |
736582 |
306624 |
0 |
0 |
T36 |
0 |
71760 |
0 |
0 |
T37 |
0 |
65592 |
0 |
0 |
T38 |
0 |
48384 |
0 |
0 |
T39 |
345868 |
0 |
0 |
0 |
T43 |
148797 |
0 |
0 |
0 |
T44 |
854188 |
0 |
0 |
0 |
T46 |
13426 |
0 |
0 |
0 |
T57 |
16480 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
5999381 |
0 |
0 |
T13 |
0 |
32481 |
0 |
0 |
T29 |
0 |
20813 |
0 |
0 |
T32 |
334117 |
59247 |
0 |
0 |
T33 |
89259 |
0 |
0 |
0 |
T34 |
549 |
0 |
0 |
0 |
T35 |
736582 |
40748 |
0 |
0 |
T36 |
230557 |
25696 |
0 |
0 |
T37 |
461761 |
21899 |
0 |
0 |
T38 |
0 |
16353 |
0 |
0 |
T43 |
148797 |
0 |
0 |
0 |
T44 |
854188 |
0 |
0 |
0 |
T47 |
25633 |
0 |
0 |
0 |
T52 |
0 |
33189 |
0 |
0 |
T58 |
21616 |
0 |
0 |
0 |
T59 |
0 |
216 |
0 |
0 |
T60 |
0 |
44937 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T31,T32,T33 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T32,T33 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T32,T35,T36 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T31,T32,T33 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T32,T35,T36 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T32,T35,T36 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T32,T35,T36 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T32,T35,T36 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T31,T32,T33 |
0 |
0 |
Covered |
T31,T32,T33 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T35,T36 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
192842 |
0 |
0 |
T13 |
0 |
1041 |
0 |
0 |
T29 |
0 |
665 |
0 |
0 |
T32 |
334117 |
1893 |
0 |
0 |
T33 |
89259 |
0 |
0 |
0 |
T34 |
549 |
0 |
0 |
0 |
T35 |
736582 |
1312 |
0 |
0 |
T36 |
230557 |
829 |
0 |
0 |
T37 |
461761 |
702 |
0 |
0 |
T38 |
0 |
521 |
0 |
0 |
T43 |
148797 |
0 |
0 |
0 |
T44 |
854188 |
0 |
0 |
0 |
T47 |
25633 |
0 |
0 |
0 |
T52 |
0 |
1065 |
0 |
0 |
T58 |
21616 |
0 |
0 |
0 |
T59 |
0 |
7 |
0 |
0 |
T60 |
0 |
1442 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
29165584 |
0 |
0 |
T29 |
0 |
56728 |
0 |
0 |
T30 |
0 |
3016 |
0 |
0 |
T31 |
9340 |
8912 |
0 |
0 |
T32 |
334117 |
126464 |
0 |
0 |
T33 |
89259 |
82824 |
0 |
0 |
T34 |
549 |
360 |
0 |
0 |
T35 |
736582 |
306624 |
0 |
0 |
T36 |
0 |
71760 |
0 |
0 |
T37 |
0 |
65592 |
0 |
0 |
T38 |
0 |
48384 |
0 |
0 |
T39 |
345868 |
0 |
0 |
0 |
T43 |
148797 |
0 |
0 |
0 |
T44 |
854188 |
0 |
0 |
0 |
T46 |
13426 |
0 |
0 |
0 |
T57 |
16480 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
29165584 |
0 |
0 |
T29 |
0 |
56728 |
0 |
0 |
T30 |
0 |
3016 |
0 |
0 |
T31 |
9340 |
8912 |
0 |
0 |
T32 |
334117 |
126464 |
0 |
0 |
T33 |
89259 |
82824 |
0 |
0 |
T34 |
549 |
360 |
0 |
0 |
T35 |
736582 |
306624 |
0 |
0 |
T36 |
0 |
71760 |
0 |
0 |
T37 |
0 |
65592 |
0 |
0 |
T38 |
0 |
48384 |
0 |
0 |
T39 |
345868 |
0 |
0 |
0 |
T43 |
148797 |
0 |
0 |
0 |
T44 |
854188 |
0 |
0 |
0 |
T46 |
13426 |
0 |
0 |
0 |
T57 |
16480 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
29165584 |
0 |
0 |
T29 |
0 |
56728 |
0 |
0 |
T30 |
0 |
3016 |
0 |
0 |
T31 |
9340 |
8912 |
0 |
0 |
T32 |
334117 |
126464 |
0 |
0 |
T33 |
89259 |
82824 |
0 |
0 |
T34 |
549 |
360 |
0 |
0 |
T35 |
736582 |
306624 |
0 |
0 |
T36 |
0 |
71760 |
0 |
0 |
T37 |
0 |
65592 |
0 |
0 |
T38 |
0 |
48384 |
0 |
0 |
T39 |
345868 |
0 |
0 |
0 |
T43 |
148797 |
0 |
0 |
0 |
T44 |
854188 |
0 |
0 |
0 |
T46 |
13426 |
0 |
0 |
0 |
T57 |
16480 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133223399 |
192842 |
0 |
0 |
T13 |
0 |
1041 |
0 |
0 |
T29 |
0 |
665 |
0 |
0 |
T32 |
334117 |
1893 |
0 |
0 |
T33 |
89259 |
0 |
0 |
0 |
T34 |
549 |
0 |
0 |
0 |
T35 |
736582 |
1312 |
0 |
0 |
T36 |
230557 |
829 |
0 |
0 |
T37 |
461761 |
702 |
0 |
0 |
T38 |
0 |
521 |
0 |
0 |
T43 |
148797 |
0 |
0 |
0 |
T44 |
854188 |
0 |
0 |
0 |
T47 |
25633 |
0 |
0 |
0 |
T52 |
0 |
1065 |
0 |
0 |
T58 |
21616 |
0 |
0 |
0 |
T59 |
0 |
7 |
0 |
0 |
T60 |
0 |
1442 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366779948 |
2632951 |
0 |
0 |
T1 |
278817 |
15487 |
0 |
0 |
T2 |
157563 |
1664 |
0 |
0 |
T3 |
4473 |
832 |
0 |
0 |
T4 |
1501 |
0 |
0 |
0 |
T5 |
15149 |
2597 |
0 |
0 |
T6 |
117853 |
832 |
0 |
0 |
T7 |
10696 |
1088 |
0 |
0 |
T8 |
11931 |
832 |
0 |
0 |
T9 |
143765 |
1097 |
0 |
0 |
T10 |
100366 |
3724 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366779948 |
366698304 |
0 |
0 |
T1 |
278817 |
278719 |
0 |
0 |
T2 |
157563 |
157486 |
0 |
0 |
T3 |
4473 |
4383 |
0 |
0 |
T4 |
1501 |
1436 |
0 |
0 |
T5 |
15149 |
15072 |
0 |
0 |
T6 |
117853 |
117802 |
0 |
0 |
T7 |
10696 |
10620 |
0 |
0 |
T8 |
11931 |
11874 |
0 |
0 |
T9 |
143765 |
143686 |
0 |
0 |
T10 |
100366 |
100277 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366779948 |
366698304 |
0 |
0 |
T1 |
278817 |
278719 |
0 |
0 |
T2 |
157563 |
157486 |
0 |
0 |
T3 |
4473 |
4383 |
0 |
0 |
T4 |
1501 |
1436 |
0 |
0 |
T5 |
15149 |
15072 |
0 |
0 |
T6 |
117853 |
117802 |
0 |
0 |
T7 |
10696 |
10620 |
0 |
0 |
T8 |
11931 |
11874 |
0 |
0 |
T9 |
143765 |
143686 |
0 |
0 |
T10 |
100366 |
100277 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366779948 |
366698304 |
0 |
0 |
T1 |
278817 |
278719 |
0 |
0 |
T2 |
157563 |
157486 |
0 |
0 |
T3 |
4473 |
4383 |
0 |
0 |
T4 |
1501 |
1436 |
0 |
0 |
T5 |
15149 |
15072 |
0 |
0 |
T6 |
117853 |
117802 |
0 |
0 |
T7 |
10696 |
10620 |
0 |
0 |
T8 |
11931 |
11874 |
0 |
0 |
T9 |
143765 |
143686 |
0 |
0 |
T10 |
100366 |
100277 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366779948 |
2632951 |
0 |
0 |
T1 |
278817 |
15487 |
0 |
0 |
T2 |
157563 |
1664 |
0 |
0 |
T3 |
4473 |
832 |
0 |
0 |
T4 |
1501 |
0 |
0 |
0 |
T5 |
15149 |
2597 |
0 |
0 |
T6 |
117853 |
832 |
0 |
0 |
T7 |
10696 |
1088 |
0 |
0 |
T8 |
11931 |
832 |
0 |
0 |
T9 |
143765 |
1097 |
0 |
0 |
T10 |
100366 |
3724 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366779948 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366779948 |
366698304 |
0 |
0 |
T1 |
278817 |
278719 |
0 |
0 |
T2 |
157563 |
157486 |
0 |
0 |
T3 |
4473 |
4383 |
0 |
0 |
T4 |
1501 |
1436 |
0 |
0 |
T5 |
15149 |
15072 |
0 |
0 |
T6 |
117853 |
117802 |
0 |
0 |
T7 |
10696 |
10620 |
0 |
0 |
T8 |
11931 |
11874 |
0 |
0 |
T9 |
143765 |
143686 |
0 |
0 |
T10 |
100366 |
100277 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366779948 |
366698304 |
0 |
0 |
T1 |
278817 |
278719 |
0 |
0 |
T2 |
157563 |
157486 |
0 |
0 |
T3 |
4473 |
4383 |
0 |
0 |
T4 |
1501 |
1436 |
0 |
0 |
T5 |
15149 |
15072 |
0 |
0 |
T6 |
117853 |
117802 |
0 |
0 |
T7 |
10696 |
10620 |
0 |
0 |
T8 |
11931 |
11874 |
0 |
0 |
T9 |
143765 |
143686 |
0 |
0 |
T10 |
100366 |
100277 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366779948 |
366698304 |
0 |
0 |
T1 |
278817 |
278719 |
0 |
0 |
T2 |
157563 |
157486 |
0 |
0 |
T3 |
4473 |
4383 |
0 |
0 |
T4 |
1501 |
1436 |
0 |
0 |
T5 |
15149 |
15072 |
0 |
0 |
T6 |
117853 |
117802 |
0 |
0 |
T7 |
10696 |
10620 |
0 |
0 |
T8 |
11931 |
11874 |
0 |
0 |
T9 |
143765 |
143686 |
0 |
0 |
T10 |
100366 |
100277 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366779948 |
0 |
0 |
0 |