Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T7
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 545584835 3143367 0 0
gen_wmask[1].MaskCheckPortA_A 545584835 3143367 0 0
gen_wmask[2].MaskCheckPortA_A 545584835 3143367 0 0
gen_wmask[3].MaskCheckPortA_A 545584835 3143367 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 545584835 3143367 0 0
T1 166631 832 0 0
T2 717163 12271 0 0
T3 592534 16097 0 0
T4 6582 832 0 0
T5 1491 0 0 0
T6 365677 832 0 0
T7 711636 8412 0 0
T8 536670 832 0 0
T9 649494 832 0 0
T10 188162 832 0 0
T11 68408 2624 0 0
T13 0 72 0 0
T27 0 3301 0 0
T28 0 5180 0 0
T29 0 9179 0 0
T30 0 4415 0 0
T31 0 12314 0 0
T33 0 263 0 0
T37 82749 0 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 545584835 3143367 0 0
T1 166631 832 0 0
T2 717163 12271 0 0
T3 592534 16097 0 0
T4 6582 832 0 0
T5 1491 0 0 0
T6 365677 832 0 0
T7 711636 8412 0 0
T8 536670 832 0 0
T9 649494 832 0 0
T10 188162 832 0 0
T11 68408 2624 0 0
T13 0 72 0 0
T27 0 3301 0 0
T28 0 5180 0 0
T29 0 9179 0 0
T30 0 4415 0 0
T31 0 12314 0 0
T33 0 263 0 0
T37 82749 0 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 545584835 3143367 0 0
T1 166631 832 0 0
T2 717163 12271 0 0
T3 592534 16097 0 0
T4 6582 832 0 0
T5 1491 0 0 0
T6 365677 832 0 0
T7 711636 8412 0 0
T8 536670 832 0 0
T9 649494 832 0 0
T10 188162 832 0 0
T11 68408 2624 0 0
T13 0 72 0 0
T27 0 3301 0 0
T28 0 5180 0 0
T29 0 9179 0 0
T30 0 4415 0 0
T31 0 12314 0 0
T33 0 263 0 0
T37 82749 0 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 545584835 3143367 0 0
T1 166631 832 0 0
T2 717163 12271 0 0
T3 592534 16097 0 0
T4 6582 832 0 0
T5 1491 0 0 0
T6 365677 832 0 0
T7 711636 8412 0 0
T8 536670 832 0 0
T9 649494 832 0 0
T10 188162 832 0 0
T11 68408 2624 0 0
T13 0 72 0 0
T27 0 3301 0 0
T28 0 5180 0 0
T29 0 9179 0 0
T30 0 4415 0 0
T31 0 12314 0 0
T33 0 263 0 0
T37 82749 0 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 410467989 1909874 0 0
gen_wmask[1].MaskCheckPortA_A 410467989 1909874 0 0
gen_wmask[2].MaskCheckPortA_A 410467989 1909874 0 0
gen_wmask[3].MaskCheckPortA_A 410467989 1909874 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410467989 1909874 0 0
T1 166631 832 0 0
T2 208991 5824 0 0
T3 132950 7960 0 0
T4 4518 832 0 0
T5 1491 0 0 0
T6 275880 832 0 0
T7 171603 5824 0 0
T8 470582 832 0 0
T9 522388 832 0 0
T10 161686 832 0 0
T11 0 2624 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410467989 1909874 0 0
T1 166631 832 0 0
T2 208991 5824 0 0
T3 132950 7960 0 0
T4 4518 832 0 0
T5 1491 0 0 0
T6 275880 832 0 0
T7 171603 5824 0 0
T8 470582 832 0 0
T9 522388 832 0 0
T10 161686 832 0 0
T11 0 2624 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410467989 1909874 0 0
T1 166631 832 0 0
T2 208991 5824 0 0
T3 132950 7960 0 0
T4 4518 832 0 0
T5 1491 0 0 0
T6 275880 832 0 0
T7 171603 5824 0 0
T8 470582 832 0 0
T9 522388 832 0 0
T10 161686 832 0 0
T11 0 2624 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410467989 1909874 0 0
T1 166631 832 0 0
T2 208991 5824 0 0
T3 132950 7960 0 0
T4 4518 832 0 0
T5 1491 0 0 0
T6 275880 832 0 0
T7 171603 5824 0 0
T8 470582 832 0 0
T9 522388 832 0 0
T10 161686 832 0 0
T11 0 2624 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T7
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 135116846 1233493 0 0
gen_wmask[1].MaskCheckPortA_A 135116846 1233493 0 0
gen_wmask[2].MaskCheckPortA_A 135116846 1233493 0 0
gen_wmask[3].MaskCheckPortA_A 135116846 1233493 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 135116846 1233493 0 0
T2 508172 6447 0 0
T3 459584 8137 0 0
T4 2064 0 0 0
T6 89797 0 0 0
T7 540033 2588 0 0
T8 66088 0 0 0
T9 127106 0 0 0
T10 26476 0 0 0
T11 68408 0 0 0
T13 0 72 0 0
T27 0 3301 0 0
T28 0 5180 0 0
T29 0 9179 0 0
T30 0 4415 0 0
T31 0 12314 0 0
T33 0 263 0 0
T37 82749 0 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 135116846 1233493 0 0
T2 508172 6447 0 0
T3 459584 8137 0 0
T4 2064 0 0 0
T6 89797 0 0 0
T7 540033 2588 0 0
T8 66088 0 0 0
T9 127106 0 0 0
T10 26476 0 0 0
T11 68408 0 0 0
T13 0 72 0 0
T27 0 3301 0 0
T28 0 5180 0 0
T29 0 9179 0 0
T30 0 4415 0 0
T31 0 12314 0 0
T33 0 263 0 0
T37 82749 0 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 135116846 1233493 0 0
T2 508172 6447 0 0
T3 459584 8137 0 0
T4 2064 0 0 0
T6 89797 0 0 0
T7 540033 2588 0 0
T8 66088 0 0 0
T9 127106 0 0 0
T10 26476 0 0 0
T11 68408 0 0 0
T13 0 72 0 0
T27 0 3301 0 0
T28 0 5180 0 0
T29 0 9179 0 0
T30 0 4415 0 0
T31 0 12314 0 0
T33 0 263 0 0
T37 82749 0 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 135116846 1233493 0 0
T2 508172 6447 0 0
T3 459584 8137 0 0
T4 2064 0 0 0
T6 89797 0 0 0
T7 540033 2588 0 0
T8 66088 0 0 0
T9 127106 0 0 0
T10 26476 0 0 0
T11 68408 0 0 0
T13 0 72 0 0
T27 0 3301 0 0
T28 0 5180 0 0
T29 0 9179 0 0
T30 0 4415 0 0
T31 0 12314 0 0
T33 0 263 0 0
T37 82749 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%