Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
18115998 |
0 |
0 |
T2 |
508172 |
91019 |
0 |
0 |
T3 |
459584 |
15590 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
91868 |
0 |
0 |
T8 |
66088 |
9700 |
0 |
0 |
T9 |
127106 |
42938 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
24986 |
0 |
0 |
T33 |
0 |
23726 |
0 |
0 |
T34 |
0 |
3923 |
0 |
0 |
T35 |
0 |
21337 |
0 |
0 |
T36 |
0 |
19682 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
102960114 |
0 |
0 |
T1 |
54674 |
54484 |
0 |
0 |
T2 |
508172 |
507053 |
0 |
0 |
T3 |
459584 |
198769 |
0 |
0 |
T4 |
2064 |
2064 |
0 |
0 |
T6 |
89797 |
89418 |
0 |
0 |
T7 |
540033 |
539718 |
0 |
0 |
T8 |
66088 |
65738 |
0 |
0 |
T9 |
127106 |
126976 |
0 |
0 |
T10 |
26476 |
26476 |
0 |
0 |
T11 |
68408 |
68314 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
102960114 |
0 |
0 |
T1 |
54674 |
54484 |
0 |
0 |
T2 |
508172 |
507053 |
0 |
0 |
T3 |
459584 |
198769 |
0 |
0 |
T4 |
2064 |
2064 |
0 |
0 |
T6 |
89797 |
89418 |
0 |
0 |
T7 |
540033 |
539718 |
0 |
0 |
T8 |
66088 |
65738 |
0 |
0 |
T9 |
127106 |
126976 |
0 |
0 |
T10 |
26476 |
26476 |
0 |
0 |
T11 |
68408 |
68314 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
102960114 |
0 |
0 |
T1 |
54674 |
54484 |
0 |
0 |
T2 |
508172 |
507053 |
0 |
0 |
T3 |
459584 |
198769 |
0 |
0 |
T4 |
2064 |
2064 |
0 |
0 |
T6 |
89797 |
89418 |
0 |
0 |
T7 |
540033 |
539718 |
0 |
0 |
T8 |
66088 |
65738 |
0 |
0 |
T9 |
127106 |
126976 |
0 |
0 |
T10 |
26476 |
26476 |
0 |
0 |
T11 |
68408 |
68314 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
18115998 |
0 |
0 |
T2 |
508172 |
91019 |
0 |
0 |
T3 |
459584 |
15590 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
91868 |
0 |
0 |
T8 |
66088 |
9700 |
0 |
0 |
T9 |
127106 |
42938 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
24986 |
0 |
0 |
T33 |
0 |
23726 |
0 |
0 |
T34 |
0 |
3923 |
0 |
0 |
T35 |
0 |
21337 |
0 |
0 |
T36 |
0 |
19682 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
19047947 |
0 |
0 |
T2 |
508172 |
96364 |
0 |
0 |
T3 |
459584 |
16355 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
95912 |
0 |
0 |
T8 |
66088 |
11064 |
0 |
0 |
T9 |
127106 |
44320 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
26834 |
0 |
0 |
T33 |
0 |
24746 |
0 |
0 |
T34 |
0 |
4111 |
0 |
0 |
T35 |
0 |
22194 |
0 |
0 |
T36 |
0 |
20630 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
102960114 |
0 |
0 |
T1 |
54674 |
54484 |
0 |
0 |
T2 |
508172 |
507053 |
0 |
0 |
T3 |
459584 |
198769 |
0 |
0 |
T4 |
2064 |
2064 |
0 |
0 |
T6 |
89797 |
89418 |
0 |
0 |
T7 |
540033 |
539718 |
0 |
0 |
T8 |
66088 |
65738 |
0 |
0 |
T9 |
127106 |
126976 |
0 |
0 |
T10 |
26476 |
26476 |
0 |
0 |
T11 |
68408 |
68314 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
102960114 |
0 |
0 |
T1 |
54674 |
54484 |
0 |
0 |
T2 |
508172 |
507053 |
0 |
0 |
T3 |
459584 |
198769 |
0 |
0 |
T4 |
2064 |
2064 |
0 |
0 |
T6 |
89797 |
89418 |
0 |
0 |
T7 |
540033 |
539718 |
0 |
0 |
T8 |
66088 |
65738 |
0 |
0 |
T9 |
127106 |
126976 |
0 |
0 |
T10 |
26476 |
26476 |
0 |
0 |
T11 |
68408 |
68314 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
102960114 |
0 |
0 |
T1 |
54674 |
54484 |
0 |
0 |
T2 |
508172 |
507053 |
0 |
0 |
T3 |
459584 |
198769 |
0 |
0 |
T4 |
2064 |
2064 |
0 |
0 |
T6 |
89797 |
89418 |
0 |
0 |
T7 |
540033 |
539718 |
0 |
0 |
T8 |
66088 |
65738 |
0 |
0 |
T9 |
127106 |
126976 |
0 |
0 |
T10 |
26476 |
26476 |
0 |
0 |
T11 |
68408 |
68314 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
19047947 |
0 |
0 |
T2 |
508172 |
96364 |
0 |
0 |
T3 |
459584 |
16355 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
95912 |
0 |
0 |
T8 |
66088 |
11064 |
0 |
0 |
T9 |
127106 |
44320 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
26834 |
0 |
0 |
T33 |
0 |
24746 |
0 |
0 |
T34 |
0 |
4111 |
0 |
0 |
T35 |
0 |
22194 |
0 |
0 |
T36 |
0 |
20630 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
102960114 |
0 |
0 |
T1 |
54674 |
54484 |
0 |
0 |
T2 |
508172 |
507053 |
0 |
0 |
T3 |
459584 |
198769 |
0 |
0 |
T4 |
2064 |
2064 |
0 |
0 |
T6 |
89797 |
89418 |
0 |
0 |
T7 |
540033 |
539718 |
0 |
0 |
T8 |
66088 |
65738 |
0 |
0 |
T9 |
127106 |
126976 |
0 |
0 |
T10 |
26476 |
26476 |
0 |
0 |
T11 |
68408 |
68314 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
102960114 |
0 |
0 |
T1 |
54674 |
54484 |
0 |
0 |
T2 |
508172 |
507053 |
0 |
0 |
T3 |
459584 |
198769 |
0 |
0 |
T4 |
2064 |
2064 |
0 |
0 |
T6 |
89797 |
89418 |
0 |
0 |
T7 |
540033 |
539718 |
0 |
0 |
T8 |
66088 |
65738 |
0 |
0 |
T9 |
127106 |
126976 |
0 |
0 |
T10 |
26476 |
26476 |
0 |
0 |
T11 |
68408 |
68314 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
102960114 |
0 |
0 |
T1 |
54674 |
54484 |
0 |
0 |
T2 |
508172 |
507053 |
0 |
0 |
T3 |
459584 |
198769 |
0 |
0 |
T4 |
2064 |
2064 |
0 |
0 |
T6 |
89797 |
89418 |
0 |
0 |
T7 |
540033 |
539718 |
0 |
0 |
T8 |
66088 |
65738 |
0 |
0 |
T9 |
127106 |
126976 |
0 |
0 |
T10 |
26476 |
26476 |
0 |
0 |
T11 |
68408 |
68314 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T13,T26 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T12,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T13,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T12,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T13,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T13,T26 |
1 | 0 | 1 | Covered | T3,T13,T26 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T13,T26 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T13,T26 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T13,T26 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T13,T26 |
1 | 0 | Covered | T3,T13,T26 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T13,T26 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T12,T13 |
0 |
0 |
Covered |
T3,T12,T13 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T13,T26 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
6610346 |
0 |
0 |
T3 |
459584 |
92209 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
0 |
0 |
0 |
T8 |
66088 |
0 |
0 |
0 |
T9 |
127106 |
0 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
0 |
0 |
0 |
T13 |
0 |
1305 |
0 |
0 |
T26 |
0 |
541 |
0 |
0 |
T27 |
0 |
33878 |
0 |
0 |
T28 |
0 |
3007 |
0 |
0 |
T29 |
0 |
65083 |
0 |
0 |
T30 |
0 |
42503 |
0 |
0 |
T31 |
0 |
16502 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
T42 |
26424 |
0 |
0 |
0 |
T43 |
0 |
5877 |
0 |
0 |
T44 |
0 |
40868 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
30790534 |
0 |
0 |
T3 |
459584 |
247632 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
0 |
0 |
0 |
T8 |
66088 |
0 |
0 |
0 |
T9 |
127106 |
0 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
0 |
0 |
0 |
T12 |
0 |
648 |
0 |
0 |
T13 |
0 |
2400 |
0 |
0 |
T25 |
0 |
59168 |
0 |
0 |
T26 |
0 |
680 |
0 |
0 |
T27 |
0 |
170272 |
0 |
0 |
T28 |
0 |
19600 |
0 |
0 |
T29 |
0 |
544560 |
0 |
0 |
T30 |
0 |
127824 |
0 |
0 |
T31 |
0 |
63936 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
T42 |
26424 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
30790534 |
0 |
0 |
T3 |
459584 |
247632 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
0 |
0 |
0 |
T8 |
66088 |
0 |
0 |
0 |
T9 |
127106 |
0 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
0 |
0 |
0 |
T12 |
0 |
648 |
0 |
0 |
T13 |
0 |
2400 |
0 |
0 |
T25 |
0 |
59168 |
0 |
0 |
T26 |
0 |
680 |
0 |
0 |
T27 |
0 |
170272 |
0 |
0 |
T28 |
0 |
19600 |
0 |
0 |
T29 |
0 |
544560 |
0 |
0 |
T30 |
0 |
127824 |
0 |
0 |
T31 |
0 |
63936 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
T42 |
26424 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
30790534 |
0 |
0 |
T3 |
459584 |
247632 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
0 |
0 |
0 |
T8 |
66088 |
0 |
0 |
0 |
T9 |
127106 |
0 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
0 |
0 |
0 |
T12 |
0 |
648 |
0 |
0 |
T13 |
0 |
2400 |
0 |
0 |
T25 |
0 |
59168 |
0 |
0 |
T26 |
0 |
680 |
0 |
0 |
T27 |
0 |
170272 |
0 |
0 |
T28 |
0 |
19600 |
0 |
0 |
T29 |
0 |
544560 |
0 |
0 |
T30 |
0 |
127824 |
0 |
0 |
T31 |
0 |
63936 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
T42 |
26424 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
6610346 |
0 |
0 |
T3 |
459584 |
92209 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
0 |
0 |
0 |
T8 |
66088 |
0 |
0 |
0 |
T9 |
127106 |
0 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
0 |
0 |
0 |
T13 |
0 |
1305 |
0 |
0 |
T26 |
0 |
541 |
0 |
0 |
T27 |
0 |
33878 |
0 |
0 |
T28 |
0 |
3007 |
0 |
0 |
T29 |
0 |
65083 |
0 |
0 |
T30 |
0 |
42503 |
0 |
0 |
T31 |
0 |
16502 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
T42 |
26424 |
0 |
0 |
0 |
T43 |
0 |
5877 |
0 |
0 |
T44 |
0 |
40868 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T12,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T13,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T12,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T13,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T13,T26 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T13,T26 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T13,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T12,T13 |
0 |
0 |
Covered |
T3,T12,T13 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T13,T26 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
212530 |
0 |
0 |
T3 |
459584 |
2968 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
0 |
0 |
0 |
T8 |
66088 |
0 |
0 |
0 |
T9 |
127106 |
0 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
0 |
0 |
0 |
T13 |
0 |
42 |
0 |
0 |
T26 |
0 |
17 |
0 |
0 |
T27 |
0 |
1088 |
0 |
0 |
T28 |
0 |
98 |
0 |
0 |
T29 |
0 |
2082 |
0 |
0 |
T30 |
0 |
1364 |
0 |
0 |
T31 |
0 |
530 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
T42 |
26424 |
0 |
0 |
0 |
T43 |
0 |
191 |
0 |
0 |
T44 |
0 |
1318 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
30790534 |
0 |
0 |
T3 |
459584 |
247632 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
0 |
0 |
0 |
T8 |
66088 |
0 |
0 |
0 |
T9 |
127106 |
0 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
0 |
0 |
0 |
T12 |
0 |
648 |
0 |
0 |
T13 |
0 |
2400 |
0 |
0 |
T25 |
0 |
59168 |
0 |
0 |
T26 |
0 |
680 |
0 |
0 |
T27 |
0 |
170272 |
0 |
0 |
T28 |
0 |
19600 |
0 |
0 |
T29 |
0 |
544560 |
0 |
0 |
T30 |
0 |
127824 |
0 |
0 |
T31 |
0 |
63936 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
T42 |
26424 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
30790534 |
0 |
0 |
T3 |
459584 |
247632 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
0 |
0 |
0 |
T8 |
66088 |
0 |
0 |
0 |
T9 |
127106 |
0 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
0 |
0 |
0 |
T12 |
0 |
648 |
0 |
0 |
T13 |
0 |
2400 |
0 |
0 |
T25 |
0 |
59168 |
0 |
0 |
T26 |
0 |
680 |
0 |
0 |
T27 |
0 |
170272 |
0 |
0 |
T28 |
0 |
19600 |
0 |
0 |
T29 |
0 |
544560 |
0 |
0 |
T30 |
0 |
127824 |
0 |
0 |
T31 |
0 |
63936 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
T42 |
26424 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
30790534 |
0 |
0 |
T3 |
459584 |
247632 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
0 |
0 |
0 |
T8 |
66088 |
0 |
0 |
0 |
T9 |
127106 |
0 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
0 |
0 |
0 |
T12 |
0 |
648 |
0 |
0 |
T13 |
0 |
2400 |
0 |
0 |
T25 |
0 |
59168 |
0 |
0 |
T26 |
0 |
680 |
0 |
0 |
T27 |
0 |
170272 |
0 |
0 |
T28 |
0 |
19600 |
0 |
0 |
T29 |
0 |
544560 |
0 |
0 |
T30 |
0 |
127824 |
0 |
0 |
T31 |
0 |
63936 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
T42 |
26424 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135116846 |
212530 |
0 |
0 |
T3 |
459584 |
2968 |
0 |
0 |
T4 |
2064 |
0 |
0 |
0 |
T6 |
89797 |
0 |
0 |
0 |
T7 |
540033 |
0 |
0 |
0 |
T8 |
66088 |
0 |
0 |
0 |
T9 |
127106 |
0 |
0 |
0 |
T10 |
26476 |
0 |
0 |
0 |
T11 |
68408 |
0 |
0 |
0 |
T13 |
0 |
42 |
0 |
0 |
T26 |
0 |
17 |
0 |
0 |
T27 |
0 |
1088 |
0 |
0 |
T28 |
0 |
98 |
0 |
0 |
T29 |
0 |
2082 |
0 |
0 |
T30 |
0 |
1364 |
0 |
0 |
T31 |
0 |
530 |
0 |
0 |
T37 |
82749 |
0 |
0 |
0 |
T42 |
26424 |
0 |
0 |
0 |
T43 |
0 |
191 |
0 |
0 |
T44 |
0 |
1318 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410467989 |
2728118 |
0 |
0 |
T1 |
166631 |
832 |
0 |
0 |
T2 |
208991 |
17632 |
0 |
0 |
T3 |
132950 |
12008 |
0 |
0 |
T4 |
4518 |
832 |
0 |
0 |
T5 |
1491 |
0 |
0 |
0 |
T6 |
275880 |
832 |
0 |
0 |
T7 |
171603 |
5824 |
0 |
0 |
T8 |
470582 |
2621 |
0 |
0 |
T9 |
522388 |
3665 |
0 |
0 |
T10 |
161686 |
832 |
0 |
0 |
T11 |
0 |
4364 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410467989 |
410383879 |
0 |
0 |
T1 |
166631 |
166564 |
0 |
0 |
T2 |
208991 |
208985 |
0 |
0 |
T3 |
132950 |
132926 |
0 |
0 |
T4 |
4518 |
4449 |
0 |
0 |
T5 |
1491 |
1433 |
0 |
0 |
T6 |
275880 |
275801 |
0 |
0 |
T7 |
171603 |
171517 |
0 |
0 |
T8 |
470582 |
470492 |
0 |
0 |
T9 |
522388 |
522300 |
0 |
0 |
T10 |
161686 |
161602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410467989 |
410383879 |
0 |
0 |
T1 |
166631 |
166564 |
0 |
0 |
T2 |
208991 |
208985 |
0 |
0 |
T3 |
132950 |
132926 |
0 |
0 |
T4 |
4518 |
4449 |
0 |
0 |
T5 |
1491 |
1433 |
0 |
0 |
T6 |
275880 |
275801 |
0 |
0 |
T7 |
171603 |
171517 |
0 |
0 |
T8 |
470582 |
470492 |
0 |
0 |
T9 |
522388 |
522300 |
0 |
0 |
T10 |
161686 |
161602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410467989 |
410383879 |
0 |
0 |
T1 |
166631 |
166564 |
0 |
0 |
T2 |
208991 |
208985 |
0 |
0 |
T3 |
132950 |
132926 |
0 |
0 |
T4 |
4518 |
4449 |
0 |
0 |
T5 |
1491 |
1433 |
0 |
0 |
T6 |
275880 |
275801 |
0 |
0 |
T7 |
171603 |
171517 |
0 |
0 |
T8 |
470582 |
470492 |
0 |
0 |
T9 |
522388 |
522300 |
0 |
0 |
T10 |
161686 |
161602 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410467989 |
2728118 |
0 |
0 |
T1 |
166631 |
832 |
0 |
0 |
T2 |
208991 |
17632 |
0 |
0 |
T3 |
132950 |
12008 |
0 |
0 |
T4 |
4518 |
832 |
0 |
0 |
T5 |
1491 |
0 |
0 |
0 |
T6 |
275880 |
832 |
0 |
0 |
T7 |
171603 |
5824 |
0 |
0 |
T8 |
470582 |
2621 |
0 |
0 |
T9 |
522388 |
3665 |
0 |
0 |
T10 |
161686 |
832 |
0 |
0 |
T11 |
0 |
4364 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410467989 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410467989 |
410383879 |
0 |
0 |
T1 |
166631 |
166564 |
0 |
0 |
T2 |
208991 |
208985 |
0 |
0 |
T3 |
132950 |
132926 |
0 |
0 |
T4 |
4518 |
4449 |
0 |
0 |
T5 |
1491 |
1433 |
0 |
0 |
T6 |
275880 |
275801 |
0 |
0 |
T7 |
171603 |
171517 |
0 |
0 |
T8 |
470582 |
470492 |
0 |
0 |
T9 |
522388 |
522300 |
0 |
0 |
T10 |
161686 |
161602 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410467989 |
410383879 |
0 |
0 |
T1 |
166631 |
166564 |
0 |
0 |
T2 |
208991 |
208985 |
0 |
0 |
T3 |
132950 |
132926 |
0 |
0 |
T4 |
4518 |
4449 |
0 |
0 |
T5 |
1491 |
1433 |
0 |
0 |
T6 |
275880 |
275801 |
0 |
0 |
T7 |
171603 |
171517 |
0 |
0 |
T8 |
470582 |
470492 |
0 |
0 |
T9 |
522388 |
522300 |
0 |
0 |
T10 |
161686 |
161602 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410467989 |
410383879 |
0 |
0 |
T1 |
166631 |
166564 |
0 |
0 |
T2 |
208991 |
208985 |
0 |
0 |
T3 |
132950 |
132926 |
0 |
0 |
T4 |
4518 |
4449 |
0 |
0 |
T5 |
1491 |
1433 |
0 |
0 |
T6 |
275880 |
275801 |
0 |
0 |
T7 |
171603 |
171517 |
0 |
0 |
T8 |
470582 |
470492 |
0 |
0 |
T9 |
522388 |
522300 |
0 |
0 |
T10 |
161686 |
161602 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410467989 |
0 |
0 |
0 |