Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
19427902 |
0 |
0 |
T1 |
304519 |
23849 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
76 |
0 |
0 |
T5 |
997247 |
39784 |
0 |
0 |
T6 |
781401 |
124237 |
0 |
0 |
T7 |
16398 |
156 |
0 |
0 |
T8 |
116529 |
3944 |
0 |
0 |
T9 |
38664 |
14500 |
0 |
0 |
T10 |
5488 |
490 |
0 |
0 |
T11 |
0 |
7678 |
0 |
0 |
T33 |
0 |
16202 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
104598055 |
0 |
0 |
T1 |
304519 |
140403 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
4416 |
0 |
0 |
T4 |
35430 |
35430 |
0 |
0 |
T5 |
997247 |
408136 |
0 |
0 |
T6 |
781401 |
561065 |
0 |
0 |
T7 |
16398 |
16398 |
0 |
0 |
T8 |
116529 |
116376 |
0 |
0 |
T9 |
38664 |
38520 |
0 |
0 |
T10 |
5488 |
5488 |
0 |
0 |
T11 |
0 |
8759 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
104598055 |
0 |
0 |
T1 |
304519 |
140403 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
4416 |
0 |
0 |
T4 |
35430 |
35430 |
0 |
0 |
T5 |
997247 |
408136 |
0 |
0 |
T6 |
781401 |
561065 |
0 |
0 |
T7 |
16398 |
16398 |
0 |
0 |
T8 |
116529 |
116376 |
0 |
0 |
T9 |
38664 |
38520 |
0 |
0 |
T10 |
5488 |
5488 |
0 |
0 |
T11 |
0 |
8759 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
104598055 |
0 |
0 |
T1 |
304519 |
140403 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
4416 |
0 |
0 |
T4 |
35430 |
35430 |
0 |
0 |
T5 |
997247 |
408136 |
0 |
0 |
T6 |
781401 |
561065 |
0 |
0 |
T7 |
16398 |
16398 |
0 |
0 |
T8 |
116529 |
116376 |
0 |
0 |
T9 |
38664 |
38520 |
0 |
0 |
T10 |
5488 |
5488 |
0 |
0 |
T11 |
0 |
8759 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
19427902 |
0 |
0 |
T1 |
304519 |
23849 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
76 |
0 |
0 |
T5 |
997247 |
39784 |
0 |
0 |
T6 |
781401 |
124237 |
0 |
0 |
T7 |
16398 |
156 |
0 |
0 |
T8 |
116529 |
3944 |
0 |
0 |
T9 |
38664 |
14500 |
0 |
0 |
T10 |
5488 |
490 |
0 |
0 |
T11 |
0 |
7678 |
0 |
0 |
T33 |
0 |
16202 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
20413120 |
0 |
0 |
T1 |
304519 |
24936 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
74 |
0 |
0 |
T5 |
997247 |
41649 |
0 |
0 |
T6 |
781401 |
129993 |
0 |
0 |
T7 |
16398 |
158 |
0 |
0 |
T8 |
116529 |
4128 |
0 |
0 |
T9 |
38664 |
14952 |
0 |
0 |
T10 |
5488 |
520 |
0 |
0 |
T11 |
0 |
8463 |
0 |
0 |
T33 |
0 |
17012 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
104598055 |
0 |
0 |
T1 |
304519 |
140403 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
4416 |
0 |
0 |
T4 |
35430 |
35430 |
0 |
0 |
T5 |
997247 |
408136 |
0 |
0 |
T6 |
781401 |
561065 |
0 |
0 |
T7 |
16398 |
16398 |
0 |
0 |
T8 |
116529 |
116376 |
0 |
0 |
T9 |
38664 |
38520 |
0 |
0 |
T10 |
5488 |
5488 |
0 |
0 |
T11 |
0 |
8759 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
104598055 |
0 |
0 |
T1 |
304519 |
140403 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
4416 |
0 |
0 |
T4 |
35430 |
35430 |
0 |
0 |
T5 |
997247 |
408136 |
0 |
0 |
T6 |
781401 |
561065 |
0 |
0 |
T7 |
16398 |
16398 |
0 |
0 |
T8 |
116529 |
116376 |
0 |
0 |
T9 |
38664 |
38520 |
0 |
0 |
T10 |
5488 |
5488 |
0 |
0 |
T11 |
0 |
8759 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
104598055 |
0 |
0 |
T1 |
304519 |
140403 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
4416 |
0 |
0 |
T4 |
35430 |
35430 |
0 |
0 |
T5 |
997247 |
408136 |
0 |
0 |
T6 |
781401 |
561065 |
0 |
0 |
T7 |
16398 |
16398 |
0 |
0 |
T8 |
116529 |
116376 |
0 |
0 |
T9 |
38664 |
38520 |
0 |
0 |
T10 |
5488 |
5488 |
0 |
0 |
T11 |
0 |
8759 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
20413120 |
0 |
0 |
T1 |
304519 |
24936 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
74 |
0 |
0 |
T5 |
997247 |
41649 |
0 |
0 |
T6 |
781401 |
129993 |
0 |
0 |
T7 |
16398 |
158 |
0 |
0 |
T8 |
116529 |
4128 |
0 |
0 |
T9 |
38664 |
14952 |
0 |
0 |
T10 |
5488 |
520 |
0 |
0 |
T11 |
0 |
8463 |
0 |
0 |
T33 |
0 |
17012 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
104598055 |
0 |
0 |
T1 |
304519 |
140403 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
4416 |
0 |
0 |
T4 |
35430 |
35430 |
0 |
0 |
T5 |
997247 |
408136 |
0 |
0 |
T6 |
781401 |
561065 |
0 |
0 |
T7 |
16398 |
16398 |
0 |
0 |
T8 |
116529 |
116376 |
0 |
0 |
T9 |
38664 |
38520 |
0 |
0 |
T10 |
5488 |
5488 |
0 |
0 |
T11 |
0 |
8759 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
104598055 |
0 |
0 |
T1 |
304519 |
140403 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
4416 |
0 |
0 |
T4 |
35430 |
35430 |
0 |
0 |
T5 |
997247 |
408136 |
0 |
0 |
T6 |
781401 |
561065 |
0 |
0 |
T7 |
16398 |
16398 |
0 |
0 |
T8 |
116529 |
116376 |
0 |
0 |
T9 |
38664 |
38520 |
0 |
0 |
T10 |
5488 |
5488 |
0 |
0 |
T11 |
0 |
8759 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
104598055 |
0 |
0 |
T1 |
304519 |
140403 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
4416 |
0 |
0 |
T4 |
35430 |
35430 |
0 |
0 |
T5 |
997247 |
408136 |
0 |
0 |
T6 |
781401 |
561065 |
0 |
0 |
T7 |
16398 |
16398 |
0 |
0 |
T8 |
116529 |
116376 |
0 |
0 |
T9 |
38664 |
38520 |
0 |
0 |
T10 |
5488 |
5488 |
0 |
0 |
T11 |
0 |
8759 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Covered | T1,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
5759269 |
0 |
0 |
T1 |
304519 |
34883 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
0 |
0 |
0 |
T5 |
997247 |
59363 |
0 |
0 |
T6 |
781401 |
31238 |
0 |
0 |
T7 |
16398 |
0 |
0 |
0 |
T8 |
116529 |
0 |
0 |
0 |
T9 |
38664 |
0 |
0 |
0 |
T10 |
5488 |
0 |
0 |
0 |
T12 |
0 |
43431 |
0 |
0 |
T22 |
0 |
30427 |
0 |
0 |
T23 |
0 |
49955 |
0 |
0 |
T28 |
0 |
32070 |
0 |
0 |
T31 |
0 |
91 |
0 |
0 |
T33 |
0 |
14324 |
0 |
0 |
T35 |
0 |
10127 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
26868548 |
0 |
0 |
T1 |
304519 |
160368 |
0 |
0 |
T2 |
39079 |
37264 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
0 |
0 |
0 |
T5 |
997247 |
580512 |
0 |
0 |
T6 |
781401 |
214208 |
0 |
0 |
T7 |
16398 |
0 |
0 |
0 |
T8 |
116529 |
0 |
0 |
0 |
T9 |
38664 |
0 |
0 |
0 |
T10 |
5488 |
0 |
0 |
0 |
T12 |
0 |
461688 |
0 |
0 |
T31 |
0 |
1360 |
0 |
0 |
T32 |
0 |
26632 |
0 |
0 |
T33 |
0 |
31328 |
0 |
0 |
T35 |
0 |
31288 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
26868548 |
0 |
0 |
T1 |
304519 |
160368 |
0 |
0 |
T2 |
39079 |
37264 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
0 |
0 |
0 |
T5 |
997247 |
580512 |
0 |
0 |
T6 |
781401 |
214208 |
0 |
0 |
T7 |
16398 |
0 |
0 |
0 |
T8 |
116529 |
0 |
0 |
0 |
T9 |
38664 |
0 |
0 |
0 |
T10 |
5488 |
0 |
0 |
0 |
T12 |
0 |
461688 |
0 |
0 |
T31 |
0 |
1360 |
0 |
0 |
T32 |
0 |
26632 |
0 |
0 |
T33 |
0 |
31328 |
0 |
0 |
T35 |
0 |
31288 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
26868548 |
0 |
0 |
T1 |
304519 |
160368 |
0 |
0 |
T2 |
39079 |
37264 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
0 |
0 |
0 |
T5 |
997247 |
580512 |
0 |
0 |
T6 |
781401 |
214208 |
0 |
0 |
T7 |
16398 |
0 |
0 |
0 |
T8 |
116529 |
0 |
0 |
0 |
T9 |
38664 |
0 |
0 |
0 |
T10 |
5488 |
0 |
0 |
0 |
T12 |
0 |
461688 |
0 |
0 |
T31 |
0 |
1360 |
0 |
0 |
T32 |
0 |
26632 |
0 |
0 |
T33 |
0 |
31328 |
0 |
0 |
T35 |
0 |
31288 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
5759269 |
0 |
0 |
T1 |
304519 |
34883 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
0 |
0 |
0 |
T5 |
997247 |
59363 |
0 |
0 |
T6 |
781401 |
31238 |
0 |
0 |
T7 |
16398 |
0 |
0 |
0 |
T8 |
116529 |
0 |
0 |
0 |
T9 |
38664 |
0 |
0 |
0 |
T10 |
5488 |
0 |
0 |
0 |
T12 |
0 |
43431 |
0 |
0 |
T22 |
0 |
30427 |
0 |
0 |
T23 |
0 |
49955 |
0 |
0 |
T28 |
0 |
32070 |
0 |
0 |
T31 |
0 |
91 |
0 |
0 |
T33 |
0 |
14324 |
0 |
0 |
T35 |
0 |
10127 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
185006 |
0 |
0 |
T1 |
304519 |
1121 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
0 |
0 |
0 |
T5 |
997247 |
1905 |
0 |
0 |
T6 |
781401 |
1004 |
0 |
0 |
T7 |
16398 |
0 |
0 |
0 |
T8 |
116529 |
0 |
0 |
0 |
T9 |
38664 |
0 |
0 |
0 |
T10 |
5488 |
0 |
0 |
0 |
T12 |
0 |
1399 |
0 |
0 |
T22 |
0 |
977 |
0 |
0 |
T23 |
0 |
1602 |
0 |
0 |
T28 |
0 |
1026 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T33 |
0 |
456 |
0 |
0 |
T35 |
0 |
325 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
26868548 |
0 |
0 |
T1 |
304519 |
160368 |
0 |
0 |
T2 |
39079 |
37264 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
0 |
0 |
0 |
T5 |
997247 |
580512 |
0 |
0 |
T6 |
781401 |
214208 |
0 |
0 |
T7 |
16398 |
0 |
0 |
0 |
T8 |
116529 |
0 |
0 |
0 |
T9 |
38664 |
0 |
0 |
0 |
T10 |
5488 |
0 |
0 |
0 |
T12 |
0 |
461688 |
0 |
0 |
T31 |
0 |
1360 |
0 |
0 |
T32 |
0 |
26632 |
0 |
0 |
T33 |
0 |
31328 |
0 |
0 |
T35 |
0 |
31288 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
26868548 |
0 |
0 |
T1 |
304519 |
160368 |
0 |
0 |
T2 |
39079 |
37264 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
0 |
0 |
0 |
T5 |
997247 |
580512 |
0 |
0 |
T6 |
781401 |
214208 |
0 |
0 |
T7 |
16398 |
0 |
0 |
0 |
T8 |
116529 |
0 |
0 |
0 |
T9 |
38664 |
0 |
0 |
0 |
T10 |
5488 |
0 |
0 |
0 |
T12 |
0 |
461688 |
0 |
0 |
T31 |
0 |
1360 |
0 |
0 |
T32 |
0 |
26632 |
0 |
0 |
T33 |
0 |
31328 |
0 |
0 |
T35 |
0 |
31288 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
26868548 |
0 |
0 |
T1 |
304519 |
160368 |
0 |
0 |
T2 |
39079 |
37264 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
0 |
0 |
0 |
T5 |
997247 |
580512 |
0 |
0 |
T6 |
781401 |
214208 |
0 |
0 |
T7 |
16398 |
0 |
0 |
0 |
T8 |
116529 |
0 |
0 |
0 |
T9 |
38664 |
0 |
0 |
0 |
T10 |
5488 |
0 |
0 |
0 |
T12 |
0 |
461688 |
0 |
0 |
T31 |
0 |
1360 |
0 |
0 |
T32 |
0 |
26632 |
0 |
0 |
T33 |
0 |
31328 |
0 |
0 |
T35 |
0 |
31288 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132719321 |
185006 |
0 |
0 |
T1 |
304519 |
1121 |
0 |
0 |
T2 |
39079 |
0 |
0 |
0 |
T3 |
4416 |
0 |
0 |
0 |
T4 |
35430 |
0 |
0 |
0 |
T5 |
997247 |
1905 |
0 |
0 |
T6 |
781401 |
1004 |
0 |
0 |
T7 |
16398 |
0 |
0 |
0 |
T8 |
116529 |
0 |
0 |
0 |
T9 |
38664 |
0 |
0 |
0 |
T10 |
5488 |
0 |
0 |
0 |
T12 |
0 |
1399 |
0 |
0 |
T22 |
0 |
977 |
0 |
0 |
T23 |
0 |
1602 |
0 |
0 |
T28 |
0 |
1026 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T33 |
0 |
456 |
0 |
0 |
T35 |
0 |
325 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
408910168 |
2731350 |
0 |
0 |
T1 |
317016 |
1664 |
0 |
0 |
T2 |
42721 |
0 |
0 |
0 |
T3 |
22066 |
832 |
0 |
0 |
T4 |
287304 |
832 |
0 |
0 |
T5 |
305173 |
31587 |
0 |
0 |
T6 |
409157 |
11936 |
0 |
0 |
T7 |
135008 |
832 |
0 |
0 |
T8 |
469677 |
840 |
0 |
0 |
T9 |
42502 |
832 |
0 |
0 |
T10 |
36244 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
408910168 |
408824940 |
0 |
0 |
T1 |
317016 |
316936 |
0 |
0 |
T2 |
42721 |
42629 |
0 |
0 |
T3 |
22066 |
21978 |
0 |
0 |
T4 |
287304 |
287239 |
0 |
0 |
T5 |
305173 |
305096 |
0 |
0 |
T6 |
409157 |
409090 |
0 |
0 |
T7 |
135008 |
134940 |
0 |
0 |
T8 |
469677 |
469597 |
0 |
0 |
T9 |
42502 |
42405 |
0 |
0 |
T10 |
36244 |
36164 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
408910168 |
408824940 |
0 |
0 |
T1 |
317016 |
316936 |
0 |
0 |
T2 |
42721 |
42629 |
0 |
0 |
T3 |
22066 |
21978 |
0 |
0 |
T4 |
287304 |
287239 |
0 |
0 |
T5 |
305173 |
305096 |
0 |
0 |
T6 |
409157 |
409090 |
0 |
0 |
T7 |
135008 |
134940 |
0 |
0 |
T8 |
469677 |
469597 |
0 |
0 |
T9 |
42502 |
42405 |
0 |
0 |
T10 |
36244 |
36164 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
408910168 |
408824940 |
0 |
0 |
T1 |
317016 |
316936 |
0 |
0 |
T2 |
42721 |
42629 |
0 |
0 |
T3 |
22066 |
21978 |
0 |
0 |
T4 |
287304 |
287239 |
0 |
0 |
T5 |
305173 |
305096 |
0 |
0 |
T6 |
409157 |
409090 |
0 |
0 |
T7 |
135008 |
134940 |
0 |
0 |
T8 |
469677 |
469597 |
0 |
0 |
T9 |
42502 |
42405 |
0 |
0 |
T10 |
36244 |
36164 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
408910168 |
2731350 |
0 |
0 |
T1 |
317016 |
1664 |
0 |
0 |
T2 |
42721 |
0 |
0 |
0 |
T3 |
22066 |
832 |
0 |
0 |
T4 |
287304 |
832 |
0 |
0 |
T5 |
305173 |
31587 |
0 |
0 |
T6 |
409157 |
11936 |
0 |
0 |
T7 |
135008 |
832 |
0 |
0 |
T8 |
469677 |
840 |
0 |
0 |
T9 |
42502 |
832 |
0 |
0 |
T10 |
36244 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
408910168 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
408910168 |
408824940 |
0 |
0 |
T1 |
317016 |
316936 |
0 |
0 |
T2 |
42721 |
42629 |
0 |
0 |
T3 |
22066 |
21978 |
0 |
0 |
T4 |
287304 |
287239 |
0 |
0 |
T5 |
305173 |
305096 |
0 |
0 |
T6 |
409157 |
409090 |
0 |
0 |
T7 |
135008 |
134940 |
0 |
0 |
T8 |
469677 |
469597 |
0 |
0 |
T9 |
42502 |
42405 |
0 |
0 |
T10 |
36244 |
36164 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
408910168 |
408824940 |
0 |
0 |
T1 |
317016 |
316936 |
0 |
0 |
T2 |
42721 |
42629 |
0 |
0 |
T3 |
22066 |
21978 |
0 |
0 |
T4 |
287304 |
287239 |
0 |
0 |
T5 |
305173 |
305096 |
0 |
0 |
T6 |
409157 |
409090 |
0 |
0 |
T7 |
135008 |
134940 |
0 |
0 |
T8 |
469677 |
469597 |
0 |
0 |
T9 |
42502 |
42405 |
0 |
0 |
T10 |
36244 |
36164 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
408910168 |
408824940 |
0 |
0 |
T1 |
317016 |
316936 |
0 |
0 |
T2 |
42721 |
42629 |
0 |
0 |
T3 |
22066 |
21978 |
0 |
0 |
T4 |
287304 |
287239 |
0 |
0 |
T5 |
305173 |
305096 |
0 |
0 |
T6 |
409157 |
409090 |
0 |
0 |
T7 |
135008 |
134940 |
0 |
0 |
T8 |
469677 |
469597 |
0 |
0 |
T9 |
42502 |
42405 |
0 |
0 |
T10 |
36244 |
36164 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
408910168 |
0 |
0 |
0 |