Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T6,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T6,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T8 |
1 | 0 | Covered | T5,T6,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T5,T6 |
0 |
0 |
Covered |
T2,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
17501318 |
0 |
0 |
T5 |
362974 |
69199 |
0 |
0 |
T6 |
282487 |
53428 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
67957 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T15 |
116924 |
16032 |
0 |
0 |
T17 |
0 |
305483 |
0 |
0 |
T19 |
0 |
7890 |
0 |
0 |
T20 |
0 |
32458 |
0 |
0 |
T22 |
90065 |
0 |
0 |
0 |
T46 |
0 |
24530 |
0 |
0 |
T47 |
0 |
181776 |
0 |
0 |
T48 |
0 |
3750 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
100792689 |
0 |
0 |
T2 |
227921 |
227696 |
0 |
0 |
T3 |
1128 |
0 |
0 |
0 |
T4 |
108614 |
0 |
0 |
0 |
T5 |
362974 |
297561 |
0 |
0 |
T6 |
282487 |
281232 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
334546 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
0 |
48544 |
0 |
0 |
T15 |
0 |
116544 |
0 |
0 |
T17 |
0 |
114381 |
0 |
0 |
T18 |
0 |
2064 |
0 |
0 |
T19 |
0 |
29688 |
0 |
0 |
T20 |
0 |
189464 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
100792689 |
0 |
0 |
T2 |
227921 |
227696 |
0 |
0 |
T3 |
1128 |
0 |
0 |
0 |
T4 |
108614 |
0 |
0 |
0 |
T5 |
362974 |
297561 |
0 |
0 |
T6 |
282487 |
281232 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
334546 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
0 |
48544 |
0 |
0 |
T15 |
0 |
116544 |
0 |
0 |
T17 |
0 |
114381 |
0 |
0 |
T18 |
0 |
2064 |
0 |
0 |
T19 |
0 |
29688 |
0 |
0 |
T20 |
0 |
189464 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
100792689 |
0 |
0 |
T2 |
227921 |
227696 |
0 |
0 |
T3 |
1128 |
0 |
0 |
0 |
T4 |
108614 |
0 |
0 |
0 |
T5 |
362974 |
297561 |
0 |
0 |
T6 |
282487 |
281232 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
334546 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
0 |
48544 |
0 |
0 |
T15 |
0 |
116544 |
0 |
0 |
T17 |
0 |
114381 |
0 |
0 |
T18 |
0 |
2064 |
0 |
0 |
T19 |
0 |
29688 |
0 |
0 |
T20 |
0 |
189464 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
17501318 |
0 |
0 |
T5 |
362974 |
69199 |
0 |
0 |
T6 |
282487 |
53428 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
67957 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T15 |
116924 |
16032 |
0 |
0 |
T17 |
0 |
305483 |
0 |
0 |
T19 |
0 |
7890 |
0 |
0 |
T20 |
0 |
32458 |
0 |
0 |
T22 |
90065 |
0 |
0 |
0 |
T46 |
0 |
24530 |
0 |
0 |
T47 |
0 |
181776 |
0 |
0 |
T48 |
0 |
3750 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T5,T6 |
1 | 0 | 1 | Covered | T5,T6,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T6,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T6,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T8 |
1 | 0 | Covered | T5,T6,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T5,T6 |
0 |
0 |
Covered |
T2,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
18392232 |
0 |
0 |
T5 |
362974 |
71953 |
0 |
0 |
T6 |
282487 |
55987 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
70594 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T15 |
116924 |
17760 |
0 |
0 |
T17 |
0 |
320322 |
0 |
0 |
T19 |
0 |
8296 |
0 |
0 |
T20 |
0 |
33721 |
0 |
0 |
T22 |
90065 |
0 |
0 |
0 |
T46 |
0 |
25413 |
0 |
0 |
T47 |
0 |
190046 |
0 |
0 |
T48 |
0 |
4124 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
100792689 |
0 |
0 |
T2 |
227921 |
227696 |
0 |
0 |
T3 |
1128 |
0 |
0 |
0 |
T4 |
108614 |
0 |
0 |
0 |
T5 |
362974 |
297561 |
0 |
0 |
T6 |
282487 |
281232 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
334546 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
0 |
48544 |
0 |
0 |
T15 |
0 |
116544 |
0 |
0 |
T17 |
0 |
114381 |
0 |
0 |
T18 |
0 |
2064 |
0 |
0 |
T19 |
0 |
29688 |
0 |
0 |
T20 |
0 |
189464 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
100792689 |
0 |
0 |
T2 |
227921 |
227696 |
0 |
0 |
T3 |
1128 |
0 |
0 |
0 |
T4 |
108614 |
0 |
0 |
0 |
T5 |
362974 |
297561 |
0 |
0 |
T6 |
282487 |
281232 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
334546 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
0 |
48544 |
0 |
0 |
T15 |
0 |
116544 |
0 |
0 |
T17 |
0 |
114381 |
0 |
0 |
T18 |
0 |
2064 |
0 |
0 |
T19 |
0 |
29688 |
0 |
0 |
T20 |
0 |
189464 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
100792689 |
0 |
0 |
T2 |
227921 |
227696 |
0 |
0 |
T3 |
1128 |
0 |
0 |
0 |
T4 |
108614 |
0 |
0 |
0 |
T5 |
362974 |
297561 |
0 |
0 |
T6 |
282487 |
281232 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
334546 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
0 |
48544 |
0 |
0 |
T15 |
0 |
116544 |
0 |
0 |
T17 |
0 |
114381 |
0 |
0 |
T18 |
0 |
2064 |
0 |
0 |
T19 |
0 |
29688 |
0 |
0 |
T20 |
0 |
189464 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
18392232 |
0 |
0 |
T5 |
362974 |
71953 |
0 |
0 |
T6 |
282487 |
55987 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
70594 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T15 |
116924 |
17760 |
0 |
0 |
T17 |
0 |
320322 |
0 |
0 |
T19 |
0 |
8296 |
0 |
0 |
T20 |
0 |
33721 |
0 |
0 |
T22 |
90065 |
0 |
0 |
0 |
T46 |
0 |
25413 |
0 |
0 |
T47 |
0 |
190046 |
0 |
0 |
T48 |
0 |
4124 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T5,T6 |
0 |
0 |
Covered |
T2,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
100792689 |
0 |
0 |
T2 |
227921 |
227696 |
0 |
0 |
T3 |
1128 |
0 |
0 |
0 |
T4 |
108614 |
0 |
0 |
0 |
T5 |
362974 |
297561 |
0 |
0 |
T6 |
282487 |
281232 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
334546 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
0 |
48544 |
0 |
0 |
T15 |
0 |
116544 |
0 |
0 |
T17 |
0 |
114381 |
0 |
0 |
T18 |
0 |
2064 |
0 |
0 |
T19 |
0 |
29688 |
0 |
0 |
T20 |
0 |
189464 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
100792689 |
0 |
0 |
T2 |
227921 |
227696 |
0 |
0 |
T3 |
1128 |
0 |
0 |
0 |
T4 |
108614 |
0 |
0 |
0 |
T5 |
362974 |
297561 |
0 |
0 |
T6 |
282487 |
281232 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
334546 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
0 |
48544 |
0 |
0 |
T15 |
0 |
116544 |
0 |
0 |
T17 |
0 |
114381 |
0 |
0 |
T18 |
0 |
2064 |
0 |
0 |
T19 |
0 |
29688 |
0 |
0 |
T20 |
0 |
189464 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
100792689 |
0 |
0 |
T2 |
227921 |
227696 |
0 |
0 |
T3 |
1128 |
0 |
0 |
0 |
T4 |
108614 |
0 |
0 |
0 |
T5 |
362974 |
297561 |
0 |
0 |
T6 |
282487 |
281232 |
0 |
0 |
T7 |
63891 |
0 |
0 |
0 |
T8 |
375408 |
334546 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
0 |
0 |
0 |
T11 |
3339 |
0 |
0 |
0 |
T12 |
0 |
48544 |
0 |
0 |
T15 |
0 |
116544 |
0 |
0 |
T17 |
0 |
114381 |
0 |
0 |
T18 |
0 |
2064 |
0 |
0 |
T19 |
0 |
29688 |
0 |
0 |
T20 |
0 |
189464 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
5735267 |
0 |
0 |
T3 |
1128 |
183 |
0 |
0 |
T4 |
108614 |
35331 |
0 |
0 |
T5 |
362974 |
28496 |
0 |
0 |
T6 |
282487 |
0 |
0 |
0 |
T7 |
63891 |
23985 |
0 |
0 |
T8 |
375408 |
15708 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
973 |
0 |
0 |
T11 |
3339 |
2397 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T17 |
0 |
44944 |
0 |
0 |
T42 |
0 |
22057 |
0 |
0 |
T53 |
0 |
23413 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
27397226 |
0 |
0 |
T3 |
1128 |
1128 |
0 |
0 |
T4 |
108614 |
106312 |
0 |
0 |
T5 |
362974 |
62680 |
0 |
0 |
T6 |
282487 |
0 |
0 |
0 |
T7 |
63891 |
59984 |
0 |
0 |
T8 |
375408 |
35328 |
0 |
0 |
T9 |
93106 |
86584 |
0 |
0 |
T10 |
2946 |
2600 |
0 |
0 |
T11 |
3339 |
3232 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T22 |
0 |
85448 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
27397226 |
0 |
0 |
T3 |
1128 |
1128 |
0 |
0 |
T4 |
108614 |
106312 |
0 |
0 |
T5 |
362974 |
62680 |
0 |
0 |
T6 |
282487 |
0 |
0 |
0 |
T7 |
63891 |
59984 |
0 |
0 |
T8 |
375408 |
35328 |
0 |
0 |
T9 |
93106 |
86584 |
0 |
0 |
T10 |
2946 |
2600 |
0 |
0 |
T11 |
3339 |
3232 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T22 |
0 |
85448 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
27397226 |
0 |
0 |
T3 |
1128 |
1128 |
0 |
0 |
T4 |
108614 |
106312 |
0 |
0 |
T5 |
362974 |
62680 |
0 |
0 |
T6 |
282487 |
0 |
0 |
0 |
T7 |
63891 |
59984 |
0 |
0 |
T8 |
375408 |
35328 |
0 |
0 |
T9 |
93106 |
86584 |
0 |
0 |
T10 |
2946 |
2600 |
0 |
0 |
T11 |
3339 |
3232 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T22 |
0 |
85448 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
5735267 |
0 |
0 |
T3 |
1128 |
183 |
0 |
0 |
T4 |
108614 |
35331 |
0 |
0 |
T5 |
362974 |
28496 |
0 |
0 |
T6 |
282487 |
0 |
0 |
0 |
T7 |
63891 |
23985 |
0 |
0 |
T8 |
375408 |
15708 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
973 |
0 |
0 |
T11 |
3339 |
2397 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T17 |
0 |
44944 |
0 |
0 |
T42 |
0 |
22057 |
0 |
0 |
T53 |
0 |
23413 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
184374 |
0 |
0 |
T3 |
1128 |
5 |
0 |
0 |
T4 |
108614 |
1142 |
0 |
0 |
T5 |
362974 |
912 |
0 |
0 |
T6 |
282487 |
0 |
0 |
0 |
T7 |
63891 |
768 |
0 |
0 |
T8 |
375408 |
503 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
31 |
0 |
0 |
T11 |
3339 |
76 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T17 |
0 |
1448 |
0 |
0 |
T42 |
0 |
705 |
0 |
0 |
T53 |
0 |
750 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
27397226 |
0 |
0 |
T3 |
1128 |
1128 |
0 |
0 |
T4 |
108614 |
106312 |
0 |
0 |
T5 |
362974 |
62680 |
0 |
0 |
T6 |
282487 |
0 |
0 |
0 |
T7 |
63891 |
59984 |
0 |
0 |
T8 |
375408 |
35328 |
0 |
0 |
T9 |
93106 |
86584 |
0 |
0 |
T10 |
2946 |
2600 |
0 |
0 |
T11 |
3339 |
3232 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T22 |
0 |
85448 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
27397226 |
0 |
0 |
T3 |
1128 |
1128 |
0 |
0 |
T4 |
108614 |
106312 |
0 |
0 |
T5 |
362974 |
62680 |
0 |
0 |
T6 |
282487 |
0 |
0 |
0 |
T7 |
63891 |
59984 |
0 |
0 |
T8 |
375408 |
35328 |
0 |
0 |
T9 |
93106 |
86584 |
0 |
0 |
T10 |
2946 |
2600 |
0 |
0 |
T11 |
3339 |
3232 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T22 |
0 |
85448 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
27397226 |
0 |
0 |
T3 |
1128 |
1128 |
0 |
0 |
T4 |
108614 |
106312 |
0 |
0 |
T5 |
362974 |
62680 |
0 |
0 |
T6 |
282487 |
0 |
0 |
0 |
T7 |
63891 |
59984 |
0 |
0 |
T8 |
375408 |
35328 |
0 |
0 |
T9 |
93106 |
86584 |
0 |
0 |
T10 |
2946 |
2600 |
0 |
0 |
T11 |
3339 |
3232 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T22 |
0 |
85448 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129483421 |
184374 |
0 |
0 |
T3 |
1128 |
5 |
0 |
0 |
T4 |
108614 |
1142 |
0 |
0 |
T5 |
362974 |
912 |
0 |
0 |
T6 |
282487 |
0 |
0 |
0 |
T7 |
63891 |
768 |
0 |
0 |
T8 |
375408 |
503 |
0 |
0 |
T9 |
93106 |
0 |
0 |
0 |
T10 |
2946 |
31 |
0 |
0 |
T11 |
3339 |
76 |
0 |
0 |
T12 |
48544 |
0 |
0 |
0 |
T17 |
0 |
1448 |
0 |
0 |
T42 |
0 |
705 |
0 |
0 |
T53 |
0 |
750 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T5,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
386213223 |
2772706 |
0 |
0 |
T2 |
687739 |
832 |
0 |
0 |
T3 |
5933 |
0 |
0 |
0 |
T4 |
220295 |
0 |
0 |
0 |
T5 |
289489 |
4160 |
0 |
0 |
T6 |
170564 |
4160 |
0 |
0 |
T7 |
194548 |
0 |
0 |
0 |
T8 |
265700 |
18658 |
0 |
0 |
T9 |
474170 |
0 |
0 |
0 |
T10 |
6984 |
0 |
0 |
0 |
T11 |
5588 |
0 |
0 |
0 |
T12 |
0 |
3690 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T17 |
0 |
38003 |
0 |
0 |
T18 |
0 |
832 |
0 |
0 |
T19 |
0 |
1089 |
0 |
0 |
T20 |
0 |
4160 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
386213223 |
386130203 |
0 |
0 |
T1 |
1838 |
1755 |
0 |
0 |
T2 |
687739 |
687648 |
0 |
0 |
T3 |
5933 |
5877 |
0 |
0 |
T4 |
220295 |
220214 |
0 |
0 |
T5 |
289489 |
289483 |
0 |
0 |
T6 |
170564 |
170554 |
0 |
0 |
T7 |
194548 |
194483 |
0 |
0 |
T8 |
265700 |
265691 |
0 |
0 |
T9 |
474170 |
474072 |
0 |
0 |
T10 |
6984 |
6919 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
386213223 |
386130203 |
0 |
0 |
T1 |
1838 |
1755 |
0 |
0 |
T2 |
687739 |
687648 |
0 |
0 |
T3 |
5933 |
5877 |
0 |
0 |
T4 |
220295 |
220214 |
0 |
0 |
T5 |
289489 |
289483 |
0 |
0 |
T6 |
170564 |
170554 |
0 |
0 |
T7 |
194548 |
194483 |
0 |
0 |
T8 |
265700 |
265691 |
0 |
0 |
T9 |
474170 |
474072 |
0 |
0 |
T10 |
6984 |
6919 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
386213223 |
386130203 |
0 |
0 |
T1 |
1838 |
1755 |
0 |
0 |
T2 |
687739 |
687648 |
0 |
0 |
T3 |
5933 |
5877 |
0 |
0 |
T4 |
220295 |
220214 |
0 |
0 |
T5 |
289489 |
289483 |
0 |
0 |
T6 |
170564 |
170554 |
0 |
0 |
T7 |
194548 |
194483 |
0 |
0 |
T8 |
265700 |
265691 |
0 |
0 |
T9 |
474170 |
474072 |
0 |
0 |
T10 |
6984 |
6919 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
386213223 |
2772706 |
0 |
0 |
T2 |
687739 |
832 |
0 |
0 |
T3 |
5933 |
0 |
0 |
0 |
T4 |
220295 |
0 |
0 |
0 |
T5 |
289489 |
4160 |
0 |
0 |
T6 |
170564 |
4160 |
0 |
0 |
T7 |
194548 |
0 |
0 |
0 |
T8 |
265700 |
18658 |
0 |
0 |
T9 |
474170 |
0 |
0 |
0 |
T10 |
6984 |
0 |
0 |
0 |
T11 |
5588 |
0 |
0 |
0 |
T12 |
0 |
3690 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T17 |
0 |
38003 |
0 |
0 |
T18 |
0 |
832 |
0 |
0 |
T19 |
0 |
1089 |
0 |
0 |
T20 |
0 |
4160 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
386213223 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
386213223 |
386130203 |
0 |
0 |
T1 |
1838 |
1755 |
0 |
0 |
T2 |
687739 |
687648 |
0 |
0 |
T3 |
5933 |
5877 |
0 |
0 |
T4 |
220295 |
220214 |
0 |
0 |
T5 |
289489 |
289483 |
0 |
0 |
T6 |
170564 |
170554 |
0 |
0 |
T7 |
194548 |
194483 |
0 |
0 |
T8 |
265700 |
265691 |
0 |
0 |
T9 |
474170 |
474072 |
0 |
0 |
T10 |
6984 |
6919 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
386213223 |
386130203 |
0 |
0 |
T1 |
1838 |
1755 |
0 |
0 |
T2 |
687739 |
687648 |
0 |
0 |
T3 |
5933 |
5877 |
0 |
0 |
T4 |
220295 |
220214 |
0 |
0 |
T5 |
289489 |
289483 |
0 |
0 |
T6 |
170564 |
170554 |
0 |
0 |
T7 |
194548 |
194483 |
0 |
0 |
T8 |
265700 |
265691 |
0 |
0 |
T9 |
474170 |
474072 |
0 |
0 |
T10 |
6984 |
6919 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
386213223 |
386130203 |
0 |
0 |
T1 |
1838 |
1755 |
0 |
0 |
T2 |
687739 |
687648 |
0 |
0 |
T3 |
5933 |
5877 |
0 |
0 |
T4 |
220295 |
220214 |
0 |
0 |
T5 |
289489 |
289483 |
0 |
0 |
T6 |
170564 |
170554 |
0 |
0 |
T7 |
194548 |
194483 |
0 |
0 |
T8 |
265700 |
265691 |
0 |
0 |
T9 |
474170 |
474072 |
0 |
0 |
T10 |
6984 |
6919 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
386213223 |
0 |
0 |
0 |