Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 561989363 3152852 0 0
gen_wmask[1].MaskCheckPortA_A 561989363 3152852 0 0
gen_wmask[2].MaskCheckPortA_A 561989363 3152852 0 0
gen_wmask[3].MaskCheckPortA_A 561989363 3152852 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 561989363 3152852 0 0
T2 50131 832 0 0
T3 40924 832 0 0
T4 5957 0 0 0
T5 17678 832 0 0
T6 7494 832 0 0
T7 61224 832 0 0
T8 1309769 31593 0 0
T9 674953 8413 0 0
T10 3520 0 0 0
T11 25986 832 0 0
T12 36804 0 0 0
T13 18645 832 0 0
T14 193345 5074 0 0
T22 474770 5979 0 0
T23 18302 0 0 0
T24 15068 0 0 0
T25 0 14621 0 0
T27 0 4459 0 0
T31 0 4 0 0
T38 0 3445 0 0
T39 0 11 0 0
T40 0 97 0 0
T44 6440 0 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 561989363 3152852 0 0
T2 50131 832 0 0
T3 40924 832 0 0
T4 5957 0 0 0
T5 17678 832 0 0
T6 7494 832 0 0
T7 61224 832 0 0
T8 1309769 31593 0 0
T9 674953 8413 0 0
T10 3520 0 0 0
T11 25986 832 0 0
T12 36804 0 0 0
T13 18645 832 0 0
T14 193345 5074 0 0
T22 474770 5979 0 0
T23 18302 0 0 0
T24 15068 0 0 0
T25 0 14621 0 0
T27 0 4459 0 0
T31 0 4 0 0
T38 0 3445 0 0
T39 0 11 0 0
T40 0 97 0 0
T44 6440 0 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 561989363 3152852 0 0
T2 50131 832 0 0
T3 40924 832 0 0
T4 5957 0 0 0
T5 17678 832 0 0
T6 7494 832 0 0
T7 61224 832 0 0
T8 1309769 31593 0 0
T9 674953 8413 0 0
T10 3520 0 0 0
T11 25986 832 0 0
T12 36804 0 0 0
T13 18645 832 0 0
T14 193345 5074 0 0
T22 474770 5979 0 0
T23 18302 0 0 0
T24 15068 0 0 0
T25 0 14621 0 0
T27 0 4459 0 0
T31 0 4 0 0
T38 0 3445 0 0
T39 0 11 0 0
T40 0 97 0 0
T44 6440 0 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 561989363 3152852 0 0
T2 50131 832 0 0
T3 40924 832 0 0
T4 5957 0 0 0
T5 17678 832 0 0
T6 7494 832 0 0
T7 61224 832 0 0
T8 1309769 31593 0 0
T9 674953 8413 0 0
T10 3520 0 0 0
T11 25986 832 0 0
T12 36804 0 0 0
T13 18645 832 0 0
T14 193345 5074 0 0
T22 474770 5979 0 0
T23 18302 0 0 0
T24 15068 0 0 0
T25 0 14621 0 0
T27 0 4459 0 0
T31 0 4 0 0
T38 0 3445 0 0
T39 0 11 0 0
T40 0 97 0 0
T44 6440 0 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T2,T3,T4


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 423743872 1972704 0 0
gen_wmask[1].MaskCheckPortA_A 423743872 1972704 0 0
gen_wmask[2].MaskCheckPortA_A 423743872 1972704 0 0
gen_wmask[3].MaskCheckPortA_A 423743872 1972704 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423743872 1972704 0 0
T2 50131 832 0 0
T3 40924 832 0 0
T4 5957 0 0 0
T5 17678 832 0 0
T6 7494 832 0 0
T7 61224 832 0 0
T8 312705 19906 0 0
T9 349069 3784 0 0
T10 3520 0 0 0
T11 18489 832 0 0
T13 0 832 0 0
T14 0 3328 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423743872 1972704 0 0
T2 50131 832 0 0
T3 40924 832 0 0
T4 5957 0 0 0
T5 17678 832 0 0
T6 7494 832 0 0
T7 61224 832 0 0
T8 312705 19906 0 0
T9 349069 3784 0 0
T10 3520 0 0 0
T11 18489 832 0 0
T13 0 832 0 0
T14 0 3328 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423743872 1972704 0 0
T2 50131 832 0 0
T3 40924 832 0 0
T4 5957 0 0 0
T5 17678 832 0 0
T6 7494 832 0 0
T7 61224 832 0 0
T8 312705 19906 0 0
T9 349069 3784 0 0
T10 3520 0 0 0
T11 18489 832 0 0
T13 0 832 0 0
T14 0 3328 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423743872 1972704 0 0
T2 50131 832 0 0
T3 40924 832 0 0
T4 5957 0 0 0
T5 17678 832 0 0
T6 7494 832 0 0
T7 61224 832 0 0
T8 312705 19906 0 0
T9 349069 3784 0 0
T10 3520 0 0 0
T11 18489 832 0 0
T13 0 832 0 0
T14 0 3328 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T8,T9,T14
0 Covered T2,T3,T4


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T8,T9,T14
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 138245491 1180148 0 0
gen_wmask[1].MaskCheckPortA_A 138245491 1180148 0 0
gen_wmask[2].MaskCheckPortA_A 138245491 1180148 0 0
gen_wmask[3].MaskCheckPortA_A 138245491 1180148 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138245491 1180148 0 0
T8 997064 11687 0 0
T9 325884 4629 0 0
T11 7497 0 0 0
T12 36804 0 0 0
T13 18645 0 0 0
T14 193345 1746 0 0
T22 474770 5979 0 0
T23 18302 0 0 0
T24 15068 0 0 0
T25 0 14621 0 0
T27 0 4459 0 0
T31 0 4 0 0
T38 0 3445 0 0
T39 0 11 0 0
T40 0 97 0 0
T44 6440 0 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138245491 1180148 0 0
T8 997064 11687 0 0
T9 325884 4629 0 0
T11 7497 0 0 0
T12 36804 0 0 0
T13 18645 0 0 0
T14 193345 1746 0 0
T22 474770 5979 0 0
T23 18302 0 0 0
T24 15068 0 0 0
T25 0 14621 0 0
T27 0 4459 0 0
T31 0 4 0 0
T38 0 3445 0 0
T39 0 11 0 0
T40 0 97 0 0
T44 6440 0 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138245491 1180148 0 0
T8 997064 11687 0 0
T9 325884 4629 0 0
T11 7497 0 0 0
T12 36804 0 0 0
T13 18645 0 0 0
T14 193345 1746 0 0
T22 474770 5979 0 0
T23 18302 0 0 0
T24 15068 0 0 0
T25 0 14621 0 0
T27 0 4459 0 0
T31 0 4 0 0
T38 0 3445 0 0
T39 0 11 0 0
T40 0 97 0 0
T44 6440 0 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138245491 1180148 0 0
T8 997064 11687 0 0
T9 325884 4629 0 0
T11 7497 0 0 0
T12 36804 0 0 0
T13 18645 0 0 0
T14 193345 1746 0 0
T22 474770 5979 0 0
T23 18302 0 0 0
T24 15068 0 0 0
T25 0 14621 0 0
T27 0 4459 0 0
T31 0 4 0 0
T38 0 3445 0 0
T39 0 11 0 0
T40 0 97 0 0
T44 6440 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%