Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
18758262 |
0 |
0 |
T2 |
46752 |
10026 |
0 |
0 |
T3 |
89464 |
1898 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
13095 |
0 |
0 |
T6 |
2088 |
0 |
0 |
0 |
T7 |
28040 |
7948 |
0 |
0 |
T8 |
997064 |
91874 |
0 |
0 |
T9 |
325884 |
8570 |
0 |
0 |
T11 |
7497 |
984 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
17348 |
0 |
0 |
T14 |
0 |
11218 |
0 |
0 |
T22 |
0 |
46955 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
110592402 |
0 |
0 |
T2 |
46752 |
46752 |
0 |
0 |
T3 |
89464 |
89464 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
14386 |
0 |
0 |
T6 |
2088 |
2088 |
0 |
0 |
T7 |
28040 |
28040 |
0 |
0 |
T8 |
997064 |
772219 |
0 |
0 |
T9 |
325884 |
156899 |
0 |
0 |
T11 |
7497 |
7374 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
18645 |
0 |
0 |
T14 |
0 |
192571 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
110592402 |
0 |
0 |
T2 |
46752 |
46752 |
0 |
0 |
T3 |
89464 |
89464 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
14386 |
0 |
0 |
T6 |
2088 |
2088 |
0 |
0 |
T7 |
28040 |
28040 |
0 |
0 |
T8 |
997064 |
772219 |
0 |
0 |
T9 |
325884 |
156899 |
0 |
0 |
T11 |
7497 |
7374 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
18645 |
0 |
0 |
T14 |
0 |
192571 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
110592402 |
0 |
0 |
T2 |
46752 |
46752 |
0 |
0 |
T3 |
89464 |
89464 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
14386 |
0 |
0 |
T6 |
2088 |
2088 |
0 |
0 |
T7 |
28040 |
28040 |
0 |
0 |
T8 |
997064 |
772219 |
0 |
0 |
T9 |
325884 |
156899 |
0 |
0 |
T11 |
7497 |
7374 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
18645 |
0 |
0 |
T14 |
0 |
192571 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
18758262 |
0 |
0 |
T2 |
46752 |
10026 |
0 |
0 |
T3 |
89464 |
1898 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
13095 |
0 |
0 |
T6 |
2088 |
0 |
0 |
0 |
T7 |
28040 |
7948 |
0 |
0 |
T8 |
997064 |
91874 |
0 |
0 |
T9 |
325884 |
8570 |
0 |
0 |
T11 |
7497 |
984 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
17348 |
0 |
0 |
T14 |
0 |
11218 |
0 |
0 |
T22 |
0 |
46955 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
19707653 |
0 |
0 |
T2 |
46752 |
10688 |
0 |
0 |
T3 |
89464 |
2148 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
14066 |
0 |
0 |
T6 |
2088 |
0 |
0 |
0 |
T7 |
28040 |
8200 |
0 |
0 |
T8 |
997064 |
95470 |
0 |
0 |
T9 |
325884 |
8977 |
0 |
0 |
T11 |
7497 |
1118 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
18349 |
0 |
0 |
T14 |
0 |
11747 |
0 |
0 |
T22 |
0 |
49732 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
110592402 |
0 |
0 |
T2 |
46752 |
46752 |
0 |
0 |
T3 |
89464 |
89464 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
14386 |
0 |
0 |
T6 |
2088 |
2088 |
0 |
0 |
T7 |
28040 |
28040 |
0 |
0 |
T8 |
997064 |
772219 |
0 |
0 |
T9 |
325884 |
156899 |
0 |
0 |
T11 |
7497 |
7374 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
18645 |
0 |
0 |
T14 |
0 |
192571 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
110592402 |
0 |
0 |
T2 |
46752 |
46752 |
0 |
0 |
T3 |
89464 |
89464 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
14386 |
0 |
0 |
T6 |
2088 |
2088 |
0 |
0 |
T7 |
28040 |
28040 |
0 |
0 |
T8 |
997064 |
772219 |
0 |
0 |
T9 |
325884 |
156899 |
0 |
0 |
T11 |
7497 |
7374 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
18645 |
0 |
0 |
T14 |
0 |
192571 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
110592402 |
0 |
0 |
T2 |
46752 |
46752 |
0 |
0 |
T3 |
89464 |
89464 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
14386 |
0 |
0 |
T6 |
2088 |
2088 |
0 |
0 |
T7 |
28040 |
28040 |
0 |
0 |
T8 |
997064 |
772219 |
0 |
0 |
T9 |
325884 |
156899 |
0 |
0 |
T11 |
7497 |
7374 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
18645 |
0 |
0 |
T14 |
0 |
192571 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
19707653 |
0 |
0 |
T2 |
46752 |
10688 |
0 |
0 |
T3 |
89464 |
2148 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
14066 |
0 |
0 |
T6 |
2088 |
0 |
0 |
0 |
T7 |
28040 |
8200 |
0 |
0 |
T8 |
997064 |
95470 |
0 |
0 |
T9 |
325884 |
8977 |
0 |
0 |
T11 |
7497 |
1118 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
18349 |
0 |
0 |
T14 |
0 |
11747 |
0 |
0 |
T22 |
0 |
49732 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
110592402 |
0 |
0 |
T2 |
46752 |
46752 |
0 |
0 |
T3 |
89464 |
89464 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
14386 |
0 |
0 |
T6 |
2088 |
2088 |
0 |
0 |
T7 |
28040 |
28040 |
0 |
0 |
T8 |
997064 |
772219 |
0 |
0 |
T9 |
325884 |
156899 |
0 |
0 |
T11 |
7497 |
7374 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
18645 |
0 |
0 |
T14 |
0 |
192571 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
110592402 |
0 |
0 |
T2 |
46752 |
46752 |
0 |
0 |
T3 |
89464 |
89464 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
14386 |
0 |
0 |
T6 |
2088 |
2088 |
0 |
0 |
T7 |
28040 |
28040 |
0 |
0 |
T8 |
997064 |
772219 |
0 |
0 |
T9 |
325884 |
156899 |
0 |
0 |
T11 |
7497 |
7374 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
18645 |
0 |
0 |
T14 |
0 |
192571 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
110592402 |
0 |
0 |
T2 |
46752 |
46752 |
0 |
0 |
T3 |
89464 |
89464 |
0 |
0 |
T4 |
936 |
0 |
0 |
0 |
T5 |
14389 |
14386 |
0 |
0 |
T6 |
2088 |
2088 |
0 |
0 |
T7 |
28040 |
28040 |
0 |
0 |
T8 |
997064 |
772219 |
0 |
0 |
T9 |
325884 |
156899 |
0 |
0 |
T11 |
7497 |
7374 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
0 |
18645 |
0 |
0 |
T14 |
0 |
192571 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T9,T22 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T9,T22 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T22 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T8,T9,T22 |
1 | 0 | 1 | Covered | T8,T9,T22 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T22 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T9,T22 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T9,T22 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T9,T22 |
1 | 0 | Covered | T8,T9,T22 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T22 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T8,T9 |
0 |
0 |
Covered |
T4,T8,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T22 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
5649367 |
0 |
0 |
T8 |
997064 |
75697 |
0 |
0 |
T9 |
325884 |
39984 |
0 |
0 |
T11 |
7497 |
0 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
18645 |
0 |
0 |
0 |
T14 |
193345 |
0 |
0 |
0 |
T22 |
474770 |
72467 |
0 |
0 |
T23 |
18302 |
0 |
0 |
0 |
T24 |
15068 |
0 |
0 |
0 |
T25 |
0 |
22000 |
0 |
0 |
T27 |
0 |
26655 |
0 |
0 |
T29 |
0 |
46538 |
0 |
0 |
T30 |
0 |
30266 |
0 |
0 |
T32 |
0 |
232 |
0 |
0 |
T41 |
0 |
46549 |
0 |
0 |
T44 |
6440 |
0 |
0 |
0 |
T58 |
0 |
30369 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
26336655 |
0 |
0 |
T4 |
936 |
936 |
0 |
0 |
T5 |
14389 |
0 |
0 |
0 |
T6 |
2088 |
0 |
0 |
0 |
T7 |
28040 |
0 |
0 |
0 |
T8 |
997064 |
212672 |
0 |
0 |
T9 |
325884 |
164960 |
0 |
0 |
T11 |
7497 |
0 |
0 |
0 |
T12 |
36804 |
33976 |
0 |
0 |
T13 |
18645 |
0 |
0 |
0 |
T14 |
193345 |
0 |
0 |
0 |
T22 |
0 |
275256 |
0 |
0 |
T25 |
0 |
60040 |
0 |
0 |
T27 |
0 |
73168 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T31 |
0 |
72 |
0 |
0 |
T32 |
0 |
304 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
26336655 |
0 |
0 |
T4 |
936 |
936 |
0 |
0 |
T5 |
14389 |
0 |
0 |
0 |
T6 |
2088 |
0 |
0 |
0 |
T7 |
28040 |
0 |
0 |
0 |
T8 |
997064 |
212672 |
0 |
0 |
T9 |
325884 |
164960 |
0 |
0 |
T11 |
7497 |
0 |
0 |
0 |
T12 |
36804 |
33976 |
0 |
0 |
T13 |
18645 |
0 |
0 |
0 |
T14 |
193345 |
0 |
0 |
0 |
T22 |
0 |
275256 |
0 |
0 |
T25 |
0 |
60040 |
0 |
0 |
T27 |
0 |
73168 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T31 |
0 |
72 |
0 |
0 |
T32 |
0 |
304 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
26336655 |
0 |
0 |
T4 |
936 |
936 |
0 |
0 |
T5 |
14389 |
0 |
0 |
0 |
T6 |
2088 |
0 |
0 |
0 |
T7 |
28040 |
0 |
0 |
0 |
T8 |
997064 |
212672 |
0 |
0 |
T9 |
325884 |
164960 |
0 |
0 |
T11 |
7497 |
0 |
0 |
0 |
T12 |
36804 |
33976 |
0 |
0 |
T13 |
18645 |
0 |
0 |
0 |
T14 |
193345 |
0 |
0 |
0 |
T22 |
0 |
275256 |
0 |
0 |
T25 |
0 |
60040 |
0 |
0 |
T27 |
0 |
73168 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T31 |
0 |
72 |
0 |
0 |
T32 |
0 |
304 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
5649367 |
0 |
0 |
T8 |
997064 |
75697 |
0 |
0 |
T9 |
325884 |
39984 |
0 |
0 |
T11 |
7497 |
0 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
18645 |
0 |
0 |
0 |
T14 |
193345 |
0 |
0 |
0 |
T22 |
474770 |
72467 |
0 |
0 |
T23 |
18302 |
0 |
0 |
0 |
T24 |
15068 |
0 |
0 |
0 |
T25 |
0 |
22000 |
0 |
0 |
T27 |
0 |
26655 |
0 |
0 |
T29 |
0 |
46538 |
0 |
0 |
T30 |
0 |
30266 |
0 |
0 |
T32 |
0 |
232 |
0 |
0 |
T41 |
0 |
46549 |
0 |
0 |
T44 |
6440 |
0 |
0 |
0 |
T58 |
0 |
30369 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T9,T22 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T22 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T22 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T8,T9,T22 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T8,T9,T22 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T8,T9 |
0 |
0 |
Covered |
T4,T8,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T22 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
181600 |
0 |
0 |
T8 |
997064 |
2434 |
0 |
0 |
T9 |
325884 |
1288 |
0 |
0 |
T11 |
7497 |
0 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
18645 |
0 |
0 |
0 |
T14 |
193345 |
0 |
0 |
0 |
T22 |
474770 |
2332 |
0 |
0 |
T23 |
18302 |
0 |
0 |
0 |
T24 |
15068 |
0 |
0 |
0 |
T25 |
0 |
706 |
0 |
0 |
T27 |
0 |
862 |
0 |
0 |
T29 |
0 |
1490 |
0 |
0 |
T30 |
0 |
978 |
0 |
0 |
T32 |
0 |
8 |
0 |
0 |
T41 |
0 |
1493 |
0 |
0 |
T44 |
6440 |
0 |
0 |
0 |
T58 |
0 |
977 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
26336655 |
0 |
0 |
T4 |
936 |
936 |
0 |
0 |
T5 |
14389 |
0 |
0 |
0 |
T6 |
2088 |
0 |
0 |
0 |
T7 |
28040 |
0 |
0 |
0 |
T8 |
997064 |
212672 |
0 |
0 |
T9 |
325884 |
164960 |
0 |
0 |
T11 |
7497 |
0 |
0 |
0 |
T12 |
36804 |
33976 |
0 |
0 |
T13 |
18645 |
0 |
0 |
0 |
T14 |
193345 |
0 |
0 |
0 |
T22 |
0 |
275256 |
0 |
0 |
T25 |
0 |
60040 |
0 |
0 |
T27 |
0 |
73168 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T31 |
0 |
72 |
0 |
0 |
T32 |
0 |
304 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
26336655 |
0 |
0 |
T4 |
936 |
936 |
0 |
0 |
T5 |
14389 |
0 |
0 |
0 |
T6 |
2088 |
0 |
0 |
0 |
T7 |
28040 |
0 |
0 |
0 |
T8 |
997064 |
212672 |
0 |
0 |
T9 |
325884 |
164960 |
0 |
0 |
T11 |
7497 |
0 |
0 |
0 |
T12 |
36804 |
33976 |
0 |
0 |
T13 |
18645 |
0 |
0 |
0 |
T14 |
193345 |
0 |
0 |
0 |
T22 |
0 |
275256 |
0 |
0 |
T25 |
0 |
60040 |
0 |
0 |
T27 |
0 |
73168 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T31 |
0 |
72 |
0 |
0 |
T32 |
0 |
304 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
26336655 |
0 |
0 |
T4 |
936 |
936 |
0 |
0 |
T5 |
14389 |
0 |
0 |
0 |
T6 |
2088 |
0 |
0 |
0 |
T7 |
28040 |
0 |
0 |
0 |
T8 |
997064 |
212672 |
0 |
0 |
T9 |
325884 |
164960 |
0 |
0 |
T11 |
7497 |
0 |
0 |
0 |
T12 |
36804 |
33976 |
0 |
0 |
T13 |
18645 |
0 |
0 |
0 |
T14 |
193345 |
0 |
0 |
0 |
T22 |
0 |
275256 |
0 |
0 |
T25 |
0 |
60040 |
0 |
0 |
T27 |
0 |
73168 |
0 |
0 |
T28 |
0 |
360 |
0 |
0 |
T31 |
0 |
72 |
0 |
0 |
T32 |
0 |
304 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138245491 |
181600 |
0 |
0 |
T8 |
997064 |
2434 |
0 |
0 |
T9 |
325884 |
1288 |
0 |
0 |
T11 |
7497 |
0 |
0 |
0 |
T12 |
36804 |
0 |
0 |
0 |
T13 |
18645 |
0 |
0 |
0 |
T14 |
193345 |
0 |
0 |
0 |
T22 |
474770 |
2332 |
0 |
0 |
T23 |
18302 |
0 |
0 |
0 |
T24 |
15068 |
0 |
0 |
0 |
T25 |
0 |
706 |
0 |
0 |
T27 |
0 |
862 |
0 |
0 |
T29 |
0 |
1490 |
0 |
0 |
T30 |
0 |
978 |
0 |
0 |
T32 |
0 |
8 |
0 |
0 |
T41 |
0 |
1493 |
0 |
0 |
T44 |
6440 |
0 |
0 |
0 |
T58 |
0 |
977 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423743872 |
2853673 |
0 |
0 |
T2 |
50131 |
832 |
0 |
0 |
T3 |
40924 |
3843 |
0 |
0 |
T4 |
5957 |
0 |
0 |
0 |
T5 |
17678 |
3758 |
0 |
0 |
T6 |
7494 |
832 |
0 |
0 |
T7 |
61224 |
832 |
0 |
0 |
T8 |
312705 |
17472 |
0 |
0 |
T9 |
349069 |
5607 |
0 |
0 |
T10 |
3520 |
0 |
0 |
0 |
T11 |
18489 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
3328 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423743872 |
423660841 |
0 |
0 |
T1 |
1166 |
1069 |
0 |
0 |
T2 |
50131 |
50042 |
0 |
0 |
T3 |
40924 |
40861 |
0 |
0 |
T4 |
5957 |
5879 |
0 |
0 |
T5 |
17678 |
17612 |
0 |
0 |
T6 |
7494 |
7411 |
0 |
0 |
T7 |
61224 |
61148 |
0 |
0 |
T8 |
312705 |
312688 |
0 |
0 |
T9 |
349069 |
348983 |
0 |
0 |
T10 |
3520 |
3465 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423743872 |
423660841 |
0 |
0 |
T1 |
1166 |
1069 |
0 |
0 |
T2 |
50131 |
50042 |
0 |
0 |
T3 |
40924 |
40861 |
0 |
0 |
T4 |
5957 |
5879 |
0 |
0 |
T5 |
17678 |
17612 |
0 |
0 |
T6 |
7494 |
7411 |
0 |
0 |
T7 |
61224 |
61148 |
0 |
0 |
T8 |
312705 |
312688 |
0 |
0 |
T9 |
349069 |
348983 |
0 |
0 |
T10 |
3520 |
3465 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423743872 |
423660841 |
0 |
0 |
T1 |
1166 |
1069 |
0 |
0 |
T2 |
50131 |
50042 |
0 |
0 |
T3 |
40924 |
40861 |
0 |
0 |
T4 |
5957 |
5879 |
0 |
0 |
T5 |
17678 |
17612 |
0 |
0 |
T6 |
7494 |
7411 |
0 |
0 |
T7 |
61224 |
61148 |
0 |
0 |
T8 |
312705 |
312688 |
0 |
0 |
T9 |
349069 |
348983 |
0 |
0 |
T10 |
3520 |
3465 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423743872 |
2853673 |
0 |
0 |
T2 |
50131 |
832 |
0 |
0 |
T3 |
40924 |
3843 |
0 |
0 |
T4 |
5957 |
0 |
0 |
0 |
T5 |
17678 |
3758 |
0 |
0 |
T6 |
7494 |
832 |
0 |
0 |
T7 |
61224 |
832 |
0 |
0 |
T8 |
312705 |
17472 |
0 |
0 |
T9 |
349069 |
5607 |
0 |
0 |
T10 |
3520 |
0 |
0 |
0 |
T11 |
18489 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
3328 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423743872 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423743872 |
423660841 |
0 |
0 |
T1 |
1166 |
1069 |
0 |
0 |
T2 |
50131 |
50042 |
0 |
0 |
T3 |
40924 |
40861 |
0 |
0 |
T4 |
5957 |
5879 |
0 |
0 |
T5 |
17678 |
17612 |
0 |
0 |
T6 |
7494 |
7411 |
0 |
0 |
T7 |
61224 |
61148 |
0 |
0 |
T8 |
312705 |
312688 |
0 |
0 |
T9 |
349069 |
348983 |
0 |
0 |
T10 |
3520 |
3465 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423743872 |
423660841 |
0 |
0 |
T1 |
1166 |
1069 |
0 |
0 |
T2 |
50131 |
50042 |
0 |
0 |
T3 |
40924 |
40861 |
0 |
0 |
T4 |
5957 |
5879 |
0 |
0 |
T5 |
17678 |
17612 |
0 |
0 |
T6 |
7494 |
7411 |
0 |
0 |
T7 |
61224 |
61148 |
0 |
0 |
T8 |
312705 |
312688 |
0 |
0 |
T9 |
349069 |
348983 |
0 |
0 |
T10 |
3520 |
3465 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423743872 |
423660841 |
0 |
0 |
T1 |
1166 |
1069 |
0 |
0 |
T2 |
50131 |
50042 |
0 |
0 |
T3 |
40924 |
40861 |
0 |
0 |
T4 |
5957 |
5879 |
0 |
0 |
T5 |
17678 |
17612 |
0 |
0 |
T6 |
7494 |
7411 |
0 |
0 |
T7 |
61224 |
61148 |
0 |
0 |
T8 |
312705 |
312688 |
0 |
0 |
T9 |
349069 |
348983 |
0 |
0 |
T10 |
3520 |
3465 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
423743872 |
0 |
0 |
0 |