Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T6,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T7 |
| 1 | 0 | Covered | T1,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T6,T7 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T5 |
| 0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T6,T7 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
24795365 |
0 |
0 |
| T1 |
103434 |
280399 |
0 |
0 |
| T2 |
19012 |
0 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
0 |
0 |
0 |
| T6 |
51488 |
4238 |
0 |
0 |
| T7 |
39786 |
2048 |
0 |
0 |
| T8 |
383629 |
74416 |
0 |
0 |
| T9 |
506538 |
88358 |
0 |
0 |
| T11 |
25094 |
22260 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
0 |
25144 |
0 |
0 |
| T45 |
0 |
3821 |
0 |
0 |
| T48 |
0 |
2388 |
0 |
0 |
| T49 |
0 |
7983 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
135068989 |
0 |
0 |
| T1 |
103434 |
102926 |
0 |
0 |
| T2 |
19012 |
19012 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
192 |
0 |
0 |
| T6 |
51488 |
51026 |
0 |
0 |
| T7 |
39786 |
39528 |
0 |
0 |
| T8 |
383629 |
382187 |
0 |
0 |
| T9 |
506538 |
504670 |
0 |
0 |
| T11 |
25094 |
25094 |
0 |
0 |
| T12 |
493 |
160 |
0 |
0 |
| T13 |
0 |
26393 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
135068989 |
0 |
0 |
| T1 |
103434 |
102926 |
0 |
0 |
| T2 |
19012 |
19012 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
192 |
0 |
0 |
| T6 |
51488 |
51026 |
0 |
0 |
| T7 |
39786 |
39528 |
0 |
0 |
| T8 |
383629 |
382187 |
0 |
0 |
| T9 |
506538 |
504670 |
0 |
0 |
| T11 |
25094 |
25094 |
0 |
0 |
| T12 |
493 |
160 |
0 |
0 |
| T13 |
0 |
26393 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
135068989 |
0 |
0 |
| T1 |
103434 |
102926 |
0 |
0 |
| T2 |
19012 |
19012 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
192 |
0 |
0 |
| T6 |
51488 |
51026 |
0 |
0 |
| T7 |
39786 |
39528 |
0 |
0 |
| T8 |
383629 |
382187 |
0 |
0 |
| T9 |
506538 |
504670 |
0 |
0 |
| T11 |
25094 |
25094 |
0 |
0 |
| T12 |
493 |
160 |
0 |
0 |
| T13 |
0 |
26393 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
24795365 |
0 |
0 |
| T1 |
103434 |
280399 |
0 |
0 |
| T2 |
19012 |
0 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
0 |
0 |
0 |
| T6 |
51488 |
4238 |
0 |
0 |
| T7 |
39786 |
2048 |
0 |
0 |
| T8 |
383629 |
74416 |
0 |
0 |
| T9 |
506538 |
88358 |
0 |
0 |
| T11 |
25094 |
22260 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
0 |
25144 |
0 |
0 |
| T45 |
0 |
3821 |
0 |
0 |
| T48 |
0 |
2388 |
0 |
0 |
| T49 |
0 |
7983 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | 1 | Covered | T1,T6,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T6,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T7 |
| 1 | 0 | Covered | T1,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T6,T7 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T5 |
| 0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T6,T7 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
26097190 |
0 |
0 |
| T1 |
103434 |
294216 |
0 |
0 |
| T2 |
19012 |
0 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
0 |
0 |
0 |
| T6 |
51488 |
4373 |
0 |
0 |
| T7 |
39786 |
2200 |
0 |
0 |
| T8 |
383629 |
77186 |
0 |
0 |
| T9 |
506538 |
93472 |
0 |
0 |
| T11 |
25094 |
23734 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
0 |
26073 |
0 |
0 |
| T45 |
0 |
4132 |
0 |
0 |
| T48 |
0 |
2574 |
0 |
0 |
| T49 |
0 |
8232 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
135068989 |
0 |
0 |
| T1 |
103434 |
102926 |
0 |
0 |
| T2 |
19012 |
19012 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
192 |
0 |
0 |
| T6 |
51488 |
51026 |
0 |
0 |
| T7 |
39786 |
39528 |
0 |
0 |
| T8 |
383629 |
382187 |
0 |
0 |
| T9 |
506538 |
504670 |
0 |
0 |
| T11 |
25094 |
25094 |
0 |
0 |
| T12 |
493 |
160 |
0 |
0 |
| T13 |
0 |
26393 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
135068989 |
0 |
0 |
| T1 |
103434 |
102926 |
0 |
0 |
| T2 |
19012 |
19012 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
192 |
0 |
0 |
| T6 |
51488 |
51026 |
0 |
0 |
| T7 |
39786 |
39528 |
0 |
0 |
| T8 |
383629 |
382187 |
0 |
0 |
| T9 |
506538 |
504670 |
0 |
0 |
| T11 |
25094 |
25094 |
0 |
0 |
| T12 |
493 |
160 |
0 |
0 |
| T13 |
0 |
26393 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
135068989 |
0 |
0 |
| T1 |
103434 |
102926 |
0 |
0 |
| T2 |
19012 |
19012 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
192 |
0 |
0 |
| T6 |
51488 |
51026 |
0 |
0 |
| T7 |
39786 |
39528 |
0 |
0 |
| T8 |
383629 |
382187 |
0 |
0 |
| T9 |
506538 |
504670 |
0 |
0 |
| T11 |
25094 |
25094 |
0 |
0 |
| T12 |
493 |
160 |
0 |
0 |
| T13 |
0 |
26393 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
26097190 |
0 |
0 |
| T1 |
103434 |
294216 |
0 |
0 |
| T2 |
19012 |
0 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
0 |
0 |
0 |
| T6 |
51488 |
4373 |
0 |
0 |
| T7 |
39786 |
2200 |
0 |
0 |
| T8 |
383629 |
77186 |
0 |
0 |
| T9 |
506538 |
93472 |
0 |
0 |
| T11 |
25094 |
23734 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
0 |
26073 |
0 |
0 |
| T45 |
0 |
4132 |
0 |
0 |
| T48 |
0 |
2574 |
0 |
0 |
| T49 |
0 |
8232 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T5 |
| 0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
135068989 |
0 |
0 |
| T1 |
103434 |
102926 |
0 |
0 |
| T2 |
19012 |
19012 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
192 |
0 |
0 |
| T6 |
51488 |
51026 |
0 |
0 |
| T7 |
39786 |
39528 |
0 |
0 |
| T8 |
383629 |
382187 |
0 |
0 |
| T9 |
506538 |
504670 |
0 |
0 |
| T11 |
25094 |
25094 |
0 |
0 |
| T12 |
493 |
160 |
0 |
0 |
| T13 |
0 |
26393 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
135068989 |
0 |
0 |
| T1 |
103434 |
102926 |
0 |
0 |
| T2 |
19012 |
19012 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
192 |
0 |
0 |
| T6 |
51488 |
51026 |
0 |
0 |
| T7 |
39786 |
39528 |
0 |
0 |
| T8 |
383629 |
382187 |
0 |
0 |
| T9 |
506538 |
504670 |
0 |
0 |
| T11 |
25094 |
25094 |
0 |
0 |
| T12 |
493 |
160 |
0 |
0 |
| T13 |
0 |
26393 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
135068989 |
0 |
0 |
| T1 |
103434 |
102926 |
0 |
0 |
| T2 |
19012 |
19012 |
0 |
0 |
| T3 |
101046 |
0 |
0 |
0 |
| T5 |
192 |
192 |
0 |
0 |
| T6 |
51488 |
51026 |
0 |
0 |
| T7 |
39786 |
39528 |
0 |
0 |
| T8 |
383629 |
382187 |
0 |
0 |
| T9 |
506538 |
504670 |
0 |
0 |
| T11 |
25094 |
25094 |
0 |
0 |
| T12 |
493 |
160 |
0 |
0 |
| T13 |
0 |
26393 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T32,T33,T34 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T31,T32 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T31,T32 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T32,T33,T34 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T31,T32 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T32,T33,T34 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T32,T33,T34 |
| 1 | 0 | 1 | Covered | T32,T33,T34 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T32,T33,T34 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T32,T33,T34 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T32,T33,T34 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T32,T33,T34 |
| 1 | 0 | Covered | T32,T33,T34 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T32,T33,T34 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T31,T32 |
| 0 |
0 |
Covered |
T3,T31,T32 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T32,T33,T34 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
5759926 |
0 |
0 |
| T14 |
0 |
76404 |
0 |
0 |
| T15 |
0 |
49565 |
0 |
0 |
| T25 |
0 |
59742 |
0 |
0 |
| T27 |
0 |
880 |
0 |
0 |
| T32 |
649320 |
15003 |
0 |
0 |
| T33 |
87663 |
37918 |
0 |
0 |
| T34 |
202144 |
55345 |
0 |
0 |
| T35 |
22593 |
0 |
0 |
0 |
| T37 |
0 |
17560 |
0 |
0 |
| T39 |
0 |
38631 |
0 |
0 |
| T46 |
23014 |
0 |
0 |
0 |
| T47 |
19012 |
0 |
0 |
0 |
| T50 |
131108 |
0 |
0 |
0 |
| T54 |
22624 |
0 |
0 |
0 |
| T55 |
219331 |
0 |
0 |
0 |
| T56 |
0 |
35314 |
0 |
0 |
| T57 |
95338 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
26146788 |
0 |
0 |
| T3 |
101046 |
93232 |
0 |
0 |
| T5 |
192 |
0 |
0 |
0 |
| T6 |
51488 |
0 |
0 |
0 |
| T7 |
39786 |
0 |
0 |
0 |
| T8 |
383629 |
0 |
0 |
0 |
| T9 |
506538 |
0 |
0 |
0 |
| T11 |
25094 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
26573 |
0 |
0 |
0 |
| T14 |
0 |
396576 |
0 |
0 |
| T25 |
0 |
119184 |
0 |
0 |
| T31 |
0 |
720 |
0 |
0 |
| T32 |
0 |
109280 |
0 |
0 |
| T33 |
0 |
83872 |
0 |
0 |
| T34 |
0 |
125688 |
0 |
0 |
| T35 |
0 |
22304 |
0 |
0 |
| T37 |
0 |
32480 |
0 |
0 |
| T39 |
0 |
118856 |
0 |
0 |
| T48 |
74997 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
26146788 |
0 |
0 |
| T3 |
101046 |
93232 |
0 |
0 |
| T5 |
192 |
0 |
0 |
0 |
| T6 |
51488 |
0 |
0 |
0 |
| T7 |
39786 |
0 |
0 |
0 |
| T8 |
383629 |
0 |
0 |
0 |
| T9 |
506538 |
0 |
0 |
0 |
| T11 |
25094 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
26573 |
0 |
0 |
0 |
| T14 |
0 |
396576 |
0 |
0 |
| T25 |
0 |
119184 |
0 |
0 |
| T31 |
0 |
720 |
0 |
0 |
| T32 |
0 |
109280 |
0 |
0 |
| T33 |
0 |
83872 |
0 |
0 |
| T34 |
0 |
125688 |
0 |
0 |
| T35 |
0 |
22304 |
0 |
0 |
| T37 |
0 |
32480 |
0 |
0 |
| T39 |
0 |
118856 |
0 |
0 |
| T48 |
74997 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
26146788 |
0 |
0 |
| T3 |
101046 |
93232 |
0 |
0 |
| T5 |
192 |
0 |
0 |
0 |
| T6 |
51488 |
0 |
0 |
0 |
| T7 |
39786 |
0 |
0 |
0 |
| T8 |
383629 |
0 |
0 |
0 |
| T9 |
506538 |
0 |
0 |
0 |
| T11 |
25094 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
26573 |
0 |
0 |
0 |
| T14 |
0 |
396576 |
0 |
0 |
| T25 |
0 |
119184 |
0 |
0 |
| T31 |
0 |
720 |
0 |
0 |
| T32 |
0 |
109280 |
0 |
0 |
| T33 |
0 |
83872 |
0 |
0 |
| T34 |
0 |
125688 |
0 |
0 |
| T35 |
0 |
22304 |
0 |
0 |
| T37 |
0 |
32480 |
0 |
0 |
| T39 |
0 |
118856 |
0 |
0 |
| T48 |
74997 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
5759926 |
0 |
0 |
| T14 |
0 |
76404 |
0 |
0 |
| T15 |
0 |
49565 |
0 |
0 |
| T25 |
0 |
59742 |
0 |
0 |
| T27 |
0 |
880 |
0 |
0 |
| T32 |
649320 |
15003 |
0 |
0 |
| T33 |
87663 |
37918 |
0 |
0 |
| T34 |
202144 |
55345 |
0 |
0 |
| T35 |
22593 |
0 |
0 |
0 |
| T37 |
0 |
17560 |
0 |
0 |
| T39 |
0 |
38631 |
0 |
0 |
| T46 |
23014 |
0 |
0 |
0 |
| T47 |
19012 |
0 |
0 |
0 |
| T50 |
131108 |
0 |
0 |
0 |
| T54 |
22624 |
0 |
0 |
0 |
| T55 |
219331 |
0 |
0 |
0 |
| T56 |
0 |
35314 |
0 |
0 |
| T57 |
95338 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T31,T32 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T31,T32 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T32,T33,T34 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T31,T32 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T32,T33,T34 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T32,T33,T34 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T32,T33,T34 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T32,T33,T34 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T31,T32 |
| 0 |
0 |
Covered |
T3,T31,T32 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T32,T33,T34 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
185091 |
0 |
0 |
| T14 |
0 |
2449 |
0 |
0 |
| T15 |
0 |
1594 |
0 |
0 |
| T25 |
0 |
1917 |
0 |
0 |
| T27 |
0 |
28 |
0 |
0 |
| T32 |
649320 |
481 |
0 |
0 |
| T33 |
87663 |
1215 |
0 |
0 |
| T34 |
202144 |
1780 |
0 |
0 |
| T35 |
22593 |
0 |
0 |
0 |
| T37 |
0 |
561 |
0 |
0 |
| T39 |
0 |
1239 |
0 |
0 |
| T46 |
23014 |
0 |
0 |
0 |
| T47 |
19012 |
0 |
0 |
0 |
| T50 |
131108 |
0 |
0 |
0 |
| T54 |
22624 |
0 |
0 |
0 |
| T55 |
219331 |
0 |
0 |
0 |
| T56 |
0 |
1131 |
0 |
0 |
| T57 |
95338 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
26146788 |
0 |
0 |
| T3 |
101046 |
93232 |
0 |
0 |
| T5 |
192 |
0 |
0 |
0 |
| T6 |
51488 |
0 |
0 |
0 |
| T7 |
39786 |
0 |
0 |
0 |
| T8 |
383629 |
0 |
0 |
0 |
| T9 |
506538 |
0 |
0 |
0 |
| T11 |
25094 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
26573 |
0 |
0 |
0 |
| T14 |
0 |
396576 |
0 |
0 |
| T25 |
0 |
119184 |
0 |
0 |
| T31 |
0 |
720 |
0 |
0 |
| T32 |
0 |
109280 |
0 |
0 |
| T33 |
0 |
83872 |
0 |
0 |
| T34 |
0 |
125688 |
0 |
0 |
| T35 |
0 |
22304 |
0 |
0 |
| T37 |
0 |
32480 |
0 |
0 |
| T39 |
0 |
118856 |
0 |
0 |
| T48 |
74997 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
26146788 |
0 |
0 |
| T3 |
101046 |
93232 |
0 |
0 |
| T5 |
192 |
0 |
0 |
0 |
| T6 |
51488 |
0 |
0 |
0 |
| T7 |
39786 |
0 |
0 |
0 |
| T8 |
383629 |
0 |
0 |
0 |
| T9 |
506538 |
0 |
0 |
0 |
| T11 |
25094 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
26573 |
0 |
0 |
0 |
| T14 |
0 |
396576 |
0 |
0 |
| T25 |
0 |
119184 |
0 |
0 |
| T31 |
0 |
720 |
0 |
0 |
| T32 |
0 |
109280 |
0 |
0 |
| T33 |
0 |
83872 |
0 |
0 |
| T34 |
0 |
125688 |
0 |
0 |
| T35 |
0 |
22304 |
0 |
0 |
| T37 |
0 |
32480 |
0 |
0 |
| T39 |
0 |
118856 |
0 |
0 |
| T48 |
74997 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
26146788 |
0 |
0 |
| T3 |
101046 |
93232 |
0 |
0 |
| T5 |
192 |
0 |
0 |
0 |
| T6 |
51488 |
0 |
0 |
0 |
| T7 |
39786 |
0 |
0 |
0 |
| T8 |
383629 |
0 |
0 |
0 |
| T9 |
506538 |
0 |
0 |
0 |
| T11 |
25094 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
26573 |
0 |
0 |
0 |
| T14 |
0 |
396576 |
0 |
0 |
| T25 |
0 |
119184 |
0 |
0 |
| T31 |
0 |
720 |
0 |
0 |
| T32 |
0 |
109280 |
0 |
0 |
| T33 |
0 |
83872 |
0 |
0 |
| T34 |
0 |
125688 |
0 |
0 |
| T35 |
0 |
22304 |
0 |
0 |
| T37 |
0 |
32480 |
0 |
0 |
| T39 |
0 |
118856 |
0 |
0 |
| T48 |
74997 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162597523 |
185091 |
0 |
0 |
| T14 |
0 |
2449 |
0 |
0 |
| T15 |
0 |
1594 |
0 |
0 |
| T25 |
0 |
1917 |
0 |
0 |
| T27 |
0 |
28 |
0 |
0 |
| T32 |
649320 |
481 |
0 |
0 |
| T33 |
87663 |
1215 |
0 |
0 |
| T34 |
202144 |
1780 |
0 |
0 |
| T35 |
22593 |
0 |
0 |
0 |
| T37 |
0 |
561 |
0 |
0 |
| T39 |
0 |
1239 |
0 |
0 |
| T46 |
23014 |
0 |
0 |
0 |
| T47 |
19012 |
0 |
0 |
0 |
| T50 |
131108 |
0 |
0 |
0 |
| T54 |
22624 |
0 |
0 |
0 |
| T55 |
219331 |
0 |
0 |
0 |
| T56 |
0 |
1131 |
0 |
0 |
| T57 |
95338 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
514856358 |
3373701 |
0 |
0 |
| T1 |
362618 |
27653 |
0 |
0 |
| T2 |
65056 |
832 |
0 |
0 |
| T3 |
679766 |
0 |
0 |
0 |
| T4 |
1306 |
0 |
0 |
0 |
| T5 |
3188 |
832 |
0 |
0 |
| T6 |
361481 |
832 |
0 |
0 |
| T7 |
50048 |
832 |
0 |
0 |
| T8 |
235434 |
7488 |
0 |
0 |
| T9 |
155707 |
5824 |
0 |
0 |
| T10 |
2222 |
0 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T53 |
0 |
832 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
514856358 |
514769540 |
0 |
0 |
| T1 |
362618 |
362531 |
0 |
0 |
| T2 |
65056 |
64997 |
0 |
0 |
| T3 |
679766 |
679689 |
0 |
0 |
| T4 |
1306 |
1244 |
0 |
0 |
| T5 |
3188 |
3108 |
0 |
0 |
| T6 |
361481 |
361430 |
0 |
0 |
| T7 |
50048 |
49998 |
0 |
0 |
| T8 |
235434 |
235426 |
0 |
0 |
| T9 |
155707 |
155702 |
0 |
0 |
| T10 |
2222 |
2130 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
514856358 |
514769540 |
0 |
0 |
| T1 |
362618 |
362531 |
0 |
0 |
| T2 |
65056 |
64997 |
0 |
0 |
| T3 |
679766 |
679689 |
0 |
0 |
| T4 |
1306 |
1244 |
0 |
0 |
| T5 |
3188 |
3108 |
0 |
0 |
| T6 |
361481 |
361430 |
0 |
0 |
| T7 |
50048 |
49998 |
0 |
0 |
| T8 |
235434 |
235426 |
0 |
0 |
| T9 |
155707 |
155702 |
0 |
0 |
| T10 |
2222 |
2130 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
514856358 |
514769540 |
0 |
0 |
| T1 |
362618 |
362531 |
0 |
0 |
| T2 |
65056 |
64997 |
0 |
0 |
| T3 |
679766 |
679689 |
0 |
0 |
| T4 |
1306 |
1244 |
0 |
0 |
| T5 |
3188 |
3108 |
0 |
0 |
| T6 |
361481 |
361430 |
0 |
0 |
| T7 |
50048 |
49998 |
0 |
0 |
| T8 |
235434 |
235426 |
0 |
0 |
| T9 |
155707 |
155702 |
0 |
0 |
| T10 |
2222 |
2130 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
514856358 |
3373701 |
0 |
0 |
| T1 |
362618 |
27653 |
0 |
0 |
| T2 |
65056 |
832 |
0 |
0 |
| T3 |
679766 |
0 |
0 |
0 |
| T4 |
1306 |
0 |
0 |
0 |
| T5 |
3188 |
832 |
0 |
0 |
| T6 |
361481 |
832 |
0 |
0 |
| T7 |
50048 |
832 |
0 |
0 |
| T8 |
235434 |
7488 |
0 |
0 |
| T9 |
155707 |
5824 |
0 |
0 |
| T10 |
2222 |
0 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T53 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
514856358 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
514856358 |
514769540 |
0 |
0 |
| T1 |
362618 |
362531 |
0 |
0 |
| T2 |
65056 |
64997 |
0 |
0 |
| T3 |
679766 |
679689 |
0 |
0 |
| T4 |
1306 |
1244 |
0 |
0 |
| T5 |
3188 |
3108 |
0 |
0 |
| T6 |
361481 |
361430 |
0 |
0 |
| T7 |
50048 |
49998 |
0 |
0 |
| T8 |
235434 |
235426 |
0 |
0 |
| T9 |
155707 |
155702 |
0 |
0 |
| T10 |
2222 |
2130 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
514856358 |
514769540 |
0 |
0 |
| T1 |
362618 |
362531 |
0 |
0 |
| T2 |
65056 |
64997 |
0 |
0 |
| T3 |
679766 |
679689 |
0 |
0 |
| T4 |
1306 |
1244 |
0 |
0 |
| T5 |
3188 |
3108 |
0 |
0 |
| T6 |
361481 |
361430 |
0 |
0 |
| T7 |
50048 |
49998 |
0 |
0 |
| T8 |
235434 |
235426 |
0 |
0 |
| T9 |
155707 |
155702 |
0 |
0 |
| T10 |
2222 |
2130 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
514856358 |
514769540 |
0 |
0 |
| T1 |
362618 |
362531 |
0 |
0 |
| T2 |
65056 |
64997 |
0 |
0 |
| T3 |
679766 |
679689 |
0 |
0 |
| T4 |
1306 |
1244 |
0 |
0 |
| T5 |
3188 |
3108 |
0 |
0 |
| T6 |
361481 |
361430 |
0 |
0 |
| T7 |
50048 |
49998 |
0 |
0 |
| T8 |
235434 |
235426 |
0 |
0 |
| T9 |
155707 |
155702 |
0 |
0 |
| T10 |
2222 |
2130 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
514856358 |
0 |
0 |
0 |