dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 462637985 2938020 0 0
DepthKnown_A 462637985 462507186 0 0
RvalidKnown_A 462637985 462507186 0 0
WreadyKnown_A 462637985 462507186 0 0
gen_passthru_fifo.paramCheckPass 1130 1130 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 2938020 0 0
T1 163433 832 0 0
T2 48973 1663 0 0
T3 58881 1663 0 0
T4 1678 0 0 0
T5 877 0 0 0
T6 326512 27443 0 0
T7 357600 832 0 0
T8 43891 1663 0 0
T9 12647 832 0 0
T10 3069 1663 0 0
T12 0 832 0 0
T14 0 10811 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1130 1130 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 462637985 3229939 0 0
DepthKnown_A 462637985 462507186 0 0
RvalidKnown_A 462637985 462507186 0 0
WreadyKnown_A 462637985 462507186 0 0
gen_passthru_fifo.paramCheckPass 1130 1130 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 3229939 0 0
T1 163433 2758 0 0
T2 48973 832 0 0
T3 58881 832 0 0
T4 1678 0 0 0
T5 877 0 0 0
T6 326512 16640 0 0
T7 357600 832 0 0
T8 43891 832 0 0
T9 12647 832 0 0
T10 3069 832 0 0
T12 0 832 0 0
T14 0 6656 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1130 1130 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 462637985 181879 0 0
DepthKnown_A 462637985 462507186 0 0
RvalidKnown_A 462637985 462507186 0 0
WreadyKnown_A 462637985 462507186 0 0
gen_passthru_fifo.paramCheckPass 1130 1130 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 181879 0 0
T6 326512 1113 0 0
T7 357600 0 0 0
T8 43891 0 0 0
T9 12647 0 0 0
T10 3069 0 0 0
T11 2234 0 0 0
T12 9092 0 0 0
T13 5186 0 0 0
T14 119855 825 0 0
T23 869384 0 0 0
T24 0 1582 0 0
T25 0 408 0 0
T27 0 295 0 0
T28 0 34 0 0
T34 0 47 0 0
T35 0 14 0 0
T36 0 444 0 0
T37 0 455 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1130 1130 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 462637985 423084 0 0
DepthKnown_A 462637985 462507186 0 0
RvalidKnown_A 462637985 462507186 0 0
WreadyKnown_A 462637985 462507186 0 0
gen_passthru_fifo.paramCheckPass 1130 1130 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 423084 0 0
T6 326512 1113 0 0
T7 357600 0 0 0
T8 43891 0 0 0
T9 12647 0 0 0
T10 3069 0 0 0
T11 2234 0 0 0
T12 9092 0 0 0
T13 5186 0 0 0
T14 119855 825 0 0
T23 869384 0 0 0
T24 0 1582 0 0
T25 0 408 0 0
T27 0 1375 0 0
T28 0 34 0 0
T34 0 102 0 0
T35 0 66 0 0
T36 0 444 0 0
T37 0 455 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1130 1130 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 462637985 5751554 0 0
DepthKnown_A 462637985 462507186 0 0
RvalidKnown_A 462637985 462507186 0 0
WreadyKnown_A 462637985 462507186 0 0
gen_passthru_fifo.paramCheckPass 1130 1130 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 5751554 0 0
T1 163433 3552 0 0
T2 48973 2163 0 0
T3 58881 3229 0 0
T4 1678 35 0 0
T5 877 10 0 0
T6 326512 48049 0 0
T7 357600 17424 0 0
T8 43891 59 0 0
T9 12647 213 0 0
T10 3069 47 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1130 1130 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 462637985 12354421 0 0
DepthKnown_A 462637985 462507186 0 0
RvalidKnown_A 462637985 462507186 0 0
WreadyKnown_A 462637985 462507186 0 0
gen_passthru_fifo.paramCheckPass 1130 1130 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 12354421 0 0
T1 163433 11080 0 0
T2 48973 2162 0 0
T3 58881 3228 0 0
T4 1678 35 0 0
T5 877 10 0 0
T6 326512 47737 0 0
T7 357600 17424 0 0
T8 43891 59 0 0
T9 12647 213 0 0
T10 3069 47 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 462637985 462507186 0 0
T1 163433 163336 0 0
T2 48973 48911 0 0
T3 58881 58806 0 0
T4 1678 1603 0 0
T5 877 785 0 0
T6 326512 326490 0 0
T7 357600 357546 0 0
T8 43891 43825 0 0
T9 12647 12550 0 0
T10 3069 2981 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1130 1130 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%