Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 602148348 3317103 0 0
gen_wmask[1].MaskCheckPortA_A 602148348 3317103 0 0
gen_wmask[2].MaskCheckPortA_A 602148348 3317103 0 0
gen_wmask[3].MaskCheckPortA_A 602148348 3317103 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 602148348 3317103 0 0
T1 24985 190 0 0
T2 297508 6465 0 0
T3 424670 5626 0 0
T4 654740 1344 0 0
T5 45342 832 0 0
T6 19899 1344 0 0
T7 51750 832 0 0
T8 126846 832 0 0
T9 1728 0 0 0
T10 5085 0 0 0
T11 10698 832 0 0
T12 0 11797 0 0
T13 0 3582 0 0
T14 0 1534 0 0
T24 0 487 0 0
T25 0 44 0 0
T26 0 1360 0 0
T30 0 1869 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 602148348 3317103 0 0
T1 24985 190 0 0
T2 297508 6465 0 0
T3 424670 5626 0 0
T4 654740 1344 0 0
T5 45342 832 0 0
T6 19899 1344 0 0
T7 51750 832 0 0
T8 126846 832 0 0
T9 1728 0 0 0
T10 5085 0 0 0
T11 10698 832 0 0
T12 0 11797 0 0
T13 0 3582 0 0
T14 0 1534 0 0
T24 0 487 0 0
T25 0 44 0 0
T26 0 1360 0 0
T30 0 1869 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 602148348 3317103 0 0
T1 24985 190 0 0
T2 297508 6465 0 0
T3 424670 5626 0 0
T4 654740 1344 0 0
T5 45342 832 0 0
T6 19899 1344 0 0
T7 51750 832 0 0
T8 126846 832 0 0
T9 1728 0 0 0
T10 5085 0 0 0
T11 10698 832 0 0
T12 0 11797 0 0
T13 0 3582 0 0
T14 0 1534 0 0
T24 0 487 0 0
T25 0 44 0 0
T26 0 1360 0 0
T30 0 1869 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 602148348 3317103 0 0
T1 24985 190 0 0
T2 297508 6465 0 0
T3 424670 5626 0 0
T4 654740 1344 0 0
T5 45342 832 0 0
T6 19899 1344 0 0
T7 51750 832 0 0
T8 126846 832 0 0
T9 1728 0 0 0
T10 5085 0 0 0
T11 10698 832 0 0
T12 0 11797 0 0
T13 0 3582 0 0
T14 0 1534 0 0
T24 0 487 0 0
T25 0 44 0 0
T26 0 1360 0 0
T30 0 1869 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 454206272 2110587 0 0
gen_wmask[1].MaskCheckPortA_A 454206272 2110587 0 0
gen_wmask[2].MaskCheckPortA_A 454206272 2110587 0 0
gen_wmask[3].MaskCheckPortA_A 454206272 2110587 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 454206272 2110587 0 0
T1 22264 23 0 0
T2 111961 4799 0 0
T3 175514 2112 0 0
T4 562294 1344 0 0
T5 34058 832 0 0
T6 8655 1344 0 0
T7 18294 832 0 0
T8 112841 832 0 0
T9 1728 0 0 0
T10 4653 0 0 0
T11 0 832 0 0
T12 0 7488 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 454206272 2110587 0 0
T1 22264 23 0 0
T2 111961 4799 0 0
T3 175514 2112 0 0
T4 562294 1344 0 0
T5 34058 832 0 0
T6 8655 1344 0 0
T7 18294 832 0 0
T8 112841 832 0 0
T9 1728 0 0 0
T10 4653 0 0 0
T11 0 832 0 0
T12 0 7488 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 454206272 2110587 0 0
T1 22264 23 0 0
T2 111961 4799 0 0
T3 175514 2112 0 0
T4 562294 1344 0 0
T5 34058 832 0 0
T6 8655 1344 0 0
T7 18294 832 0 0
T8 112841 832 0 0
T9 1728 0 0 0
T10 4653 0 0 0
T11 0 832 0 0
T12 0 7488 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 454206272 2110587 0 0
T1 22264 23 0 0
T2 111961 4799 0 0
T3 175514 2112 0 0
T4 562294 1344 0 0
T5 34058 832 0 0
T6 8655 1344 0 0
T7 18294 832 0 0
T8 112841 832 0 0
T9 1728 0 0 0
T10 4653 0 0 0
T11 0 832 0 0
T12 0 7488 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 147942076 1206516 0 0
gen_wmask[1].MaskCheckPortA_A 147942076 1206516 0 0
gen_wmask[2].MaskCheckPortA_A 147942076 1206516 0 0
gen_wmask[3].MaskCheckPortA_A 147942076 1206516 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 147942076 1206516 0 0
T1 2721 167 0 0
T2 185547 1666 0 0
T3 249156 3514 0 0
T4 92446 0 0 0
T5 11284 0 0 0
T6 11244 0 0 0
T7 33456 0 0 0
T8 14005 0 0 0
T10 432 0 0 0
T11 10698 0 0 0
T12 0 4309 0 0
T13 0 3582 0 0
T14 0 1534 0 0
T24 0 487 0 0
T25 0 44 0 0
T26 0 1360 0 0
T30 0 1869 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 147942076 1206516 0 0
T1 2721 167 0 0
T2 185547 1666 0 0
T3 249156 3514 0 0
T4 92446 0 0 0
T5 11284 0 0 0
T6 11244 0 0 0
T7 33456 0 0 0
T8 14005 0 0 0
T10 432 0 0 0
T11 10698 0 0 0
T12 0 4309 0 0
T13 0 3582 0 0
T14 0 1534 0 0
T24 0 487 0 0
T25 0 44 0 0
T26 0 1360 0 0
T30 0 1869 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 147942076 1206516 0 0
T1 2721 167 0 0
T2 185547 1666 0 0
T3 249156 3514 0 0
T4 92446 0 0 0
T5 11284 0 0 0
T6 11244 0 0 0
T7 33456 0 0 0
T8 14005 0 0 0
T10 432 0 0 0
T11 10698 0 0 0
T12 0 4309 0 0
T13 0 3582 0 0
T14 0 1534 0 0
T24 0 487 0 0
T25 0 44 0 0
T26 0 1360 0 0
T30 0 1869 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 147942076 1206516 0 0
T1 2721 167 0 0
T2 185547 1666 0 0
T3 249156 3514 0 0
T4 92446 0 0 0
T5 11284 0 0 0
T6 11244 0 0 0
T7 33456 0 0 0
T8 14005 0 0 0
T10 432 0 0 0
T11 10698 0 0 0
T12 0 4309 0 0
T13 0 3582 0 0
T14 0 1534 0 0
T24 0 487 0 0
T25 0 44 0 0
T26 0 1360 0 0
T30 0 1869 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%