Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
21060852 |
0 |
0 |
T2 |
185547 |
5577 |
0 |
0 |
T3 |
249156 |
5785 |
0 |
0 |
T4 |
92446 |
11207 |
0 |
0 |
T5 |
11284 |
9726 |
0 |
0 |
T6 |
11244 |
8579 |
0 |
0 |
T7 |
33456 |
15664 |
0 |
0 |
T8 |
14005 |
4780 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T12 |
588581 |
105772 |
0 |
0 |
T13 |
0 |
28696 |
0 |
0 |
T39 |
0 |
4848 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
119905277 |
0 |
0 |
T2 |
185547 |
132988 |
0 |
0 |
T3 |
249156 |
205259 |
0 |
0 |
T4 |
92446 |
92446 |
0 |
0 |
T5 |
11284 |
10820 |
0 |
0 |
T6 |
11244 |
11244 |
0 |
0 |
T7 |
33456 |
33344 |
0 |
0 |
T8 |
14005 |
13656 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
10400 |
0 |
0 |
T12 |
588581 |
587050 |
0 |
0 |
T13 |
0 |
133508 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
119905277 |
0 |
0 |
T2 |
185547 |
132988 |
0 |
0 |
T3 |
249156 |
205259 |
0 |
0 |
T4 |
92446 |
92446 |
0 |
0 |
T5 |
11284 |
10820 |
0 |
0 |
T6 |
11244 |
11244 |
0 |
0 |
T7 |
33456 |
33344 |
0 |
0 |
T8 |
14005 |
13656 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
10400 |
0 |
0 |
T12 |
588581 |
587050 |
0 |
0 |
T13 |
0 |
133508 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
119905277 |
0 |
0 |
T2 |
185547 |
132988 |
0 |
0 |
T3 |
249156 |
205259 |
0 |
0 |
T4 |
92446 |
92446 |
0 |
0 |
T5 |
11284 |
10820 |
0 |
0 |
T6 |
11244 |
11244 |
0 |
0 |
T7 |
33456 |
33344 |
0 |
0 |
T8 |
14005 |
13656 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
10400 |
0 |
0 |
T12 |
588581 |
587050 |
0 |
0 |
T13 |
0 |
133508 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
21060852 |
0 |
0 |
T2 |
185547 |
5577 |
0 |
0 |
T3 |
249156 |
5785 |
0 |
0 |
T4 |
92446 |
11207 |
0 |
0 |
T5 |
11284 |
9726 |
0 |
0 |
T6 |
11244 |
8579 |
0 |
0 |
T7 |
33456 |
15664 |
0 |
0 |
T8 |
14005 |
4780 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T12 |
588581 |
105772 |
0 |
0 |
T13 |
0 |
28696 |
0 |
0 |
T39 |
0 |
4848 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
22146122 |
0 |
0 |
T2 |
185547 |
5954 |
0 |
0 |
T3 |
249156 |
6030 |
0 |
0 |
T4 |
92446 |
11950 |
0 |
0 |
T5 |
11284 |
10508 |
0 |
0 |
T6 |
11244 |
9148 |
0 |
0 |
T7 |
33456 |
16704 |
0 |
0 |
T8 |
14005 |
4952 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T12 |
588581 |
113597 |
0 |
0 |
T13 |
0 |
29874 |
0 |
0 |
T39 |
0 |
5224 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
119905277 |
0 |
0 |
T2 |
185547 |
132988 |
0 |
0 |
T3 |
249156 |
205259 |
0 |
0 |
T4 |
92446 |
92446 |
0 |
0 |
T5 |
11284 |
10820 |
0 |
0 |
T6 |
11244 |
11244 |
0 |
0 |
T7 |
33456 |
33344 |
0 |
0 |
T8 |
14005 |
13656 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
10400 |
0 |
0 |
T12 |
588581 |
587050 |
0 |
0 |
T13 |
0 |
133508 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
119905277 |
0 |
0 |
T2 |
185547 |
132988 |
0 |
0 |
T3 |
249156 |
205259 |
0 |
0 |
T4 |
92446 |
92446 |
0 |
0 |
T5 |
11284 |
10820 |
0 |
0 |
T6 |
11244 |
11244 |
0 |
0 |
T7 |
33456 |
33344 |
0 |
0 |
T8 |
14005 |
13656 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
10400 |
0 |
0 |
T12 |
588581 |
587050 |
0 |
0 |
T13 |
0 |
133508 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
119905277 |
0 |
0 |
T2 |
185547 |
132988 |
0 |
0 |
T3 |
249156 |
205259 |
0 |
0 |
T4 |
92446 |
92446 |
0 |
0 |
T5 |
11284 |
10820 |
0 |
0 |
T6 |
11244 |
11244 |
0 |
0 |
T7 |
33456 |
33344 |
0 |
0 |
T8 |
14005 |
13656 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
10400 |
0 |
0 |
T12 |
588581 |
587050 |
0 |
0 |
T13 |
0 |
133508 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
22146122 |
0 |
0 |
T2 |
185547 |
5954 |
0 |
0 |
T3 |
249156 |
6030 |
0 |
0 |
T4 |
92446 |
11950 |
0 |
0 |
T5 |
11284 |
10508 |
0 |
0 |
T6 |
11244 |
9148 |
0 |
0 |
T7 |
33456 |
16704 |
0 |
0 |
T8 |
14005 |
4952 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T12 |
588581 |
113597 |
0 |
0 |
T13 |
0 |
29874 |
0 |
0 |
T39 |
0 |
5224 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
119905277 |
0 |
0 |
T2 |
185547 |
132988 |
0 |
0 |
T3 |
249156 |
205259 |
0 |
0 |
T4 |
92446 |
92446 |
0 |
0 |
T5 |
11284 |
10820 |
0 |
0 |
T6 |
11244 |
11244 |
0 |
0 |
T7 |
33456 |
33344 |
0 |
0 |
T8 |
14005 |
13656 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
10400 |
0 |
0 |
T12 |
588581 |
587050 |
0 |
0 |
T13 |
0 |
133508 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
119905277 |
0 |
0 |
T2 |
185547 |
132988 |
0 |
0 |
T3 |
249156 |
205259 |
0 |
0 |
T4 |
92446 |
92446 |
0 |
0 |
T5 |
11284 |
10820 |
0 |
0 |
T6 |
11244 |
11244 |
0 |
0 |
T7 |
33456 |
33344 |
0 |
0 |
T8 |
14005 |
13656 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
10400 |
0 |
0 |
T12 |
588581 |
587050 |
0 |
0 |
T13 |
0 |
133508 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
119905277 |
0 |
0 |
T2 |
185547 |
132988 |
0 |
0 |
T3 |
249156 |
205259 |
0 |
0 |
T4 |
92446 |
92446 |
0 |
0 |
T5 |
11284 |
10820 |
0 |
0 |
T6 |
11244 |
11244 |
0 |
0 |
T7 |
33456 |
33344 |
0 |
0 |
T8 |
14005 |
13656 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
10400 |
0 |
0 |
T12 |
588581 |
587050 |
0 |
0 |
T13 |
0 |
133508 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
5782518 |
0 |
0 |
T1 |
2721 |
696 |
0 |
0 |
T2 |
185547 |
19789 |
0 |
0 |
T3 |
249156 |
13872 |
0 |
0 |
T4 |
92446 |
0 |
0 |
0 |
T5 |
11284 |
0 |
0 |
0 |
T6 |
11244 |
0 |
0 |
0 |
T7 |
33456 |
0 |
0 |
0 |
T8 |
14005 |
0 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T14 |
0 |
14625 |
0 |
0 |
T15 |
0 |
84904 |
0 |
0 |
T24 |
0 |
957 |
0 |
0 |
T26 |
0 |
12183 |
0 |
0 |
T30 |
0 |
32482 |
0 |
0 |
T45 |
0 |
1183 |
0 |
0 |
T46 |
0 |
16113 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
26690281 |
0 |
0 |
T1 |
2721 |
2616 |
0 |
0 |
T2 |
185547 |
49288 |
0 |
0 |
T3 |
249156 |
42016 |
0 |
0 |
T4 |
92446 |
0 |
0 |
0 |
T5 |
11284 |
0 |
0 |
0 |
T6 |
11244 |
0 |
0 |
0 |
T7 |
33456 |
0 |
0 |
0 |
T8 |
14005 |
0 |
0 |
0 |
T10 |
432 |
432 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T14 |
0 |
113296 |
0 |
0 |
T24 |
0 |
26048 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
27888 |
0 |
0 |
T29 |
0 |
89768 |
0 |
0 |
T30 |
0 |
64752 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
26690281 |
0 |
0 |
T1 |
2721 |
2616 |
0 |
0 |
T2 |
185547 |
49288 |
0 |
0 |
T3 |
249156 |
42016 |
0 |
0 |
T4 |
92446 |
0 |
0 |
0 |
T5 |
11284 |
0 |
0 |
0 |
T6 |
11244 |
0 |
0 |
0 |
T7 |
33456 |
0 |
0 |
0 |
T8 |
14005 |
0 |
0 |
0 |
T10 |
432 |
432 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T14 |
0 |
113296 |
0 |
0 |
T24 |
0 |
26048 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
27888 |
0 |
0 |
T29 |
0 |
89768 |
0 |
0 |
T30 |
0 |
64752 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
26690281 |
0 |
0 |
T1 |
2721 |
2616 |
0 |
0 |
T2 |
185547 |
49288 |
0 |
0 |
T3 |
249156 |
42016 |
0 |
0 |
T4 |
92446 |
0 |
0 |
0 |
T5 |
11284 |
0 |
0 |
0 |
T6 |
11244 |
0 |
0 |
0 |
T7 |
33456 |
0 |
0 |
0 |
T8 |
14005 |
0 |
0 |
0 |
T10 |
432 |
432 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T14 |
0 |
113296 |
0 |
0 |
T24 |
0 |
26048 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
27888 |
0 |
0 |
T29 |
0 |
89768 |
0 |
0 |
T30 |
0 |
64752 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
5782518 |
0 |
0 |
T1 |
2721 |
696 |
0 |
0 |
T2 |
185547 |
19789 |
0 |
0 |
T3 |
249156 |
13872 |
0 |
0 |
T4 |
92446 |
0 |
0 |
0 |
T5 |
11284 |
0 |
0 |
0 |
T6 |
11244 |
0 |
0 |
0 |
T7 |
33456 |
0 |
0 |
0 |
T8 |
14005 |
0 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T14 |
0 |
14625 |
0 |
0 |
T15 |
0 |
84904 |
0 |
0 |
T24 |
0 |
957 |
0 |
0 |
T26 |
0 |
12183 |
0 |
0 |
T30 |
0 |
32482 |
0 |
0 |
T45 |
0 |
1183 |
0 |
0 |
T46 |
0 |
16113 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
185915 |
0 |
0 |
T1 |
2721 |
23 |
0 |
0 |
T2 |
185547 |
639 |
0 |
0 |
T3 |
249156 |
448 |
0 |
0 |
T4 |
92446 |
0 |
0 |
0 |
T5 |
11284 |
0 |
0 |
0 |
T6 |
11244 |
0 |
0 |
0 |
T7 |
33456 |
0 |
0 |
0 |
T8 |
14005 |
0 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T14 |
0 |
471 |
0 |
0 |
T15 |
0 |
2735 |
0 |
0 |
T24 |
0 |
30 |
0 |
0 |
T26 |
0 |
394 |
0 |
0 |
T30 |
0 |
1043 |
0 |
0 |
T45 |
0 |
38 |
0 |
0 |
T46 |
0 |
519 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
26690281 |
0 |
0 |
T1 |
2721 |
2616 |
0 |
0 |
T2 |
185547 |
49288 |
0 |
0 |
T3 |
249156 |
42016 |
0 |
0 |
T4 |
92446 |
0 |
0 |
0 |
T5 |
11284 |
0 |
0 |
0 |
T6 |
11244 |
0 |
0 |
0 |
T7 |
33456 |
0 |
0 |
0 |
T8 |
14005 |
0 |
0 |
0 |
T10 |
432 |
432 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T14 |
0 |
113296 |
0 |
0 |
T24 |
0 |
26048 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
27888 |
0 |
0 |
T29 |
0 |
89768 |
0 |
0 |
T30 |
0 |
64752 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
26690281 |
0 |
0 |
T1 |
2721 |
2616 |
0 |
0 |
T2 |
185547 |
49288 |
0 |
0 |
T3 |
249156 |
42016 |
0 |
0 |
T4 |
92446 |
0 |
0 |
0 |
T5 |
11284 |
0 |
0 |
0 |
T6 |
11244 |
0 |
0 |
0 |
T7 |
33456 |
0 |
0 |
0 |
T8 |
14005 |
0 |
0 |
0 |
T10 |
432 |
432 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T14 |
0 |
113296 |
0 |
0 |
T24 |
0 |
26048 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
27888 |
0 |
0 |
T29 |
0 |
89768 |
0 |
0 |
T30 |
0 |
64752 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
26690281 |
0 |
0 |
T1 |
2721 |
2616 |
0 |
0 |
T2 |
185547 |
49288 |
0 |
0 |
T3 |
249156 |
42016 |
0 |
0 |
T4 |
92446 |
0 |
0 |
0 |
T5 |
11284 |
0 |
0 |
0 |
T6 |
11244 |
0 |
0 |
0 |
T7 |
33456 |
0 |
0 |
0 |
T8 |
14005 |
0 |
0 |
0 |
T10 |
432 |
432 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T14 |
0 |
113296 |
0 |
0 |
T24 |
0 |
26048 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
27888 |
0 |
0 |
T29 |
0 |
89768 |
0 |
0 |
T30 |
0 |
64752 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147942076 |
185915 |
0 |
0 |
T1 |
2721 |
23 |
0 |
0 |
T2 |
185547 |
639 |
0 |
0 |
T3 |
249156 |
448 |
0 |
0 |
T4 |
92446 |
0 |
0 |
0 |
T5 |
11284 |
0 |
0 |
0 |
T6 |
11244 |
0 |
0 |
0 |
T7 |
33456 |
0 |
0 |
0 |
T8 |
14005 |
0 |
0 |
0 |
T10 |
432 |
0 |
0 |
0 |
T11 |
10698 |
0 |
0 |
0 |
T14 |
0 |
471 |
0 |
0 |
T15 |
0 |
2735 |
0 |
0 |
T24 |
0 |
30 |
0 |
0 |
T26 |
0 |
394 |
0 |
0 |
T30 |
0 |
1043 |
0 |
0 |
T45 |
0 |
38 |
0 |
0 |
T46 |
0 |
519 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454206272 |
3301697 |
0 |
0 |
T2 |
111961 |
10055 |
0 |
0 |
T3 |
175514 |
3471 |
0 |
0 |
T4 |
562294 |
1344 |
0 |
0 |
T5 |
34058 |
832 |
0 |
0 |
T6 |
8655 |
1344 |
0 |
0 |
T7 |
18294 |
832 |
0 |
0 |
T8 |
112841 |
832 |
0 |
0 |
T9 |
1728 |
0 |
0 |
0 |
T10 |
4653 |
0 |
0 |
0 |
T11 |
45256 |
832 |
0 |
0 |
T12 |
0 |
22148 |
0 |
0 |
T13 |
0 |
1673 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454206272 |
454118338 |
0 |
0 |
T1 |
22264 |
22169 |
0 |
0 |
T2 |
111961 |
111955 |
0 |
0 |
T3 |
175514 |
175505 |
0 |
0 |
T4 |
562294 |
562211 |
0 |
0 |
T5 |
34058 |
33985 |
0 |
0 |
T6 |
8655 |
8601 |
0 |
0 |
T7 |
18294 |
18216 |
0 |
0 |
T8 |
112841 |
112784 |
0 |
0 |
T9 |
1728 |
1654 |
0 |
0 |
T10 |
4653 |
4576 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454206272 |
454118338 |
0 |
0 |
T1 |
22264 |
22169 |
0 |
0 |
T2 |
111961 |
111955 |
0 |
0 |
T3 |
175514 |
175505 |
0 |
0 |
T4 |
562294 |
562211 |
0 |
0 |
T5 |
34058 |
33985 |
0 |
0 |
T6 |
8655 |
8601 |
0 |
0 |
T7 |
18294 |
18216 |
0 |
0 |
T8 |
112841 |
112784 |
0 |
0 |
T9 |
1728 |
1654 |
0 |
0 |
T10 |
4653 |
4576 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454206272 |
454118338 |
0 |
0 |
T1 |
22264 |
22169 |
0 |
0 |
T2 |
111961 |
111955 |
0 |
0 |
T3 |
175514 |
175505 |
0 |
0 |
T4 |
562294 |
562211 |
0 |
0 |
T5 |
34058 |
33985 |
0 |
0 |
T6 |
8655 |
8601 |
0 |
0 |
T7 |
18294 |
18216 |
0 |
0 |
T8 |
112841 |
112784 |
0 |
0 |
T9 |
1728 |
1654 |
0 |
0 |
T10 |
4653 |
4576 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454206272 |
3301697 |
0 |
0 |
T2 |
111961 |
10055 |
0 |
0 |
T3 |
175514 |
3471 |
0 |
0 |
T4 |
562294 |
1344 |
0 |
0 |
T5 |
34058 |
832 |
0 |
0 |
T6 |
8655 |
1344 |
0 |
0 |
T7 |
18294 |
832 |
0 |
0 |
T8 |
112841 |
832 |
0 |
0 |
T9 |
1728 |
0 |
0 |
0 |
T10 |
4653 |
0 |
0 |
0 |
T11 |
45256 |
832 |
0 |
0 |
T12 |
0 |
22148 |
0 |
0 |
T13 |
0 |
1673 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454206272 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454206272 |
454118338 |
0 |
0 |
T1 |
22264 |
22169 |
0 |
0 |
T2 |
111961 |
111955 |
0 |
0 |
T3 |
175514 |
175505 |
0 |
0 |
T4 |
562294 |
562211 |
0 |
0 |
T5 |
34058 |
33985 |
0 |
0 |
T6 |
8655 |
8601 |
0 |
0 |
T7 |
18294 |
18216 |
0 |
0 |
T8 |
112841 |
112784 |
0 |
0 |
T9 |
1728 |
1654 |
0 |
0 |
T10 |
4653 |
4576 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454206272 |
454118338 |
0 |
0 |
T1 |
22264 |
22169 |
0 |
0 |
T2 |
111961 |
111955 |
0 |
0 |
T3 |
175514 |
175505 |
0 |
0 |
T4 |
562294 |
562211 |
0 |
0 |
T5 |
34058 |
33985 |
0 |
0 |
T6 |
8655 |
8601 |
0 |
0 |
T7 |
18294 |
18216 |
0 |
0 |
T8 |
112841 |
112784 |
0 |
0 |
T9 |
1728 |
1654 |
0 |
0 |
T10 |
4653 |
4576 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454206272 |
454118338 |
0 |
0 |
T1 |
22264 |
22169 |
0 |
0 |
T2 |
111961 |
111955 |
0 |
0 |
T3 |
175514 |
175505 |
0 |
0 |
T4 |
562294 |
562211 |
0 |
0 |
T5 |
34058 |
33985 |
0 |
0 |
T6 |
8655 |
8601 |
0 |
0 |
T7 |
18294 |
18216 |
0 |
0 |
T8 |
112841 |
112784 |
0 |
0 |
T9 |
1728 |
1654 |
0 |
0 |
T10 |
4653 |
4576 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454206272 |
0 |
0 |
0 |