dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456106690 2934100 0 0
DepthKnown_A 456106690 455973610 0 0
RvalidKnown_A 456106690 455973610 0 0
WreadyKnown_A 456106690 455973610 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 2934100 0 0
T2 111961 6665 0 0
T3 175514 2496 0 0
T4 562294 1854 0 0
T5 34058 832 0 0
T6 8655 1854 0 0
T7 18294 832 0 0
T8 112841 832 0 0
T9 1728 0 0 0
T10 4653 0 0 0
T11 45256 832 0 0
T12 0 10819 0 0
T13 0 3334 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456106690 3323709 0 0
DepthKnown_A 456106690 455973610 0 0
RvalidKnown_A 456106690 455973610 0 0
WreadyKnown_A 456106690 455973610 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 3323709 0 0
T2 111961 10055 0 0
T3 175514 3471 0 0
T4 562294 1344 0 0
T5 34058 832 0 0
T6 8655 1344 0 0
T7 18294 832 0 0
T8 112841 832 0 0
T9 1728 0 0 0
T10 4653 0 0 0
T11 45256 832 0 0
T12 0 22148 0 0
T13 0 1673 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456106690 188857 0 0
DepthKnown_A 456106690 455973610 0 0
RvalidKnown_A 456106690 455973610 0 0
WreadyKnown_A 456106690 455973610 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 188857 0 0
T1 22264 44 0 0
T2 111961 368 0 0
T3 175514 525 0 0
T4 562294 0 0 0
T5 34058 0 0 0
T6 8655 0 0 0
T7 18294 0 0 0
T8 112841 0 0 0
T9 1728 0 0 0
T10 4653 0 0 0
T12 0 192 0 0
T13 0 192 0 0
T14 0 359 0 0
T24 0 124 0 0
T25 0 12 0 0
T26 0 337 0 0
T30 0 488 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456106690 442451 0 0
DepthKnown_A 456106690 455973610 0 0
RvalidKnown_A 456106690 455973610 0 0
WreadyKnown_A 456106690 455973610 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 442451 0 0
T1 22264 44 0 0
T2 111961 1685 0 0
T3 175514 1690 0 0
T4 562294 0 0 0
T5 34058 0 0 0
T6 8655 0 0 0
T7 18294 0 0 0
T8 112841 0 0 0
T9 1728 0 0 0
T10 4653 0 0 0
T12 0 828 0 0
T13 0 884 0 0
T14 0 359 0 0
T24 0 124 0 0
T25 0 12 0 0
T26 0 337 0 0
T30 0 488 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456106690 6171597 0 0
DepthKnown_A 456106690 455973610 0 0
RvalidKnown_A 456106690 455973610 0 0
WreadyKnown_A 456106690 455973610 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 6171597 0 0
T1 22264 7565 0 0
T2 111961 22006 0 0
T3 175514 33077 0 0
T4 562294 19934 0 0
T5 34058 1499 0 0
T6 8655 117 0 0
T7 18294 53 0 0
T8 112841 59 0 0
T9 1728 81 0 0
T10 4653 20 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456106690 13275609 0 0
DepthKnown_A 456106690 455973610 0 0
RvalidKnown_A 456106690 455973610 0 0
WreadyKnown_A 456106690 455973610 0 0
gen_passthru_fifo.paramCheckPass 1131 1131 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 13275609 0 0
T1 22264 7565 0 0
T2 111961 89504 0 0
T3 175514 96440 0 0
T4 562294 19933 0 0
T5 34058 1499 0 0
T6 8655 117 0 0
T7 18294 53 0 0
T8 112841 59 0 0
T9 1728 81 0 0
T10 4653 20 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456106690 455973610 0 0
T1 22264 22169 0 0
T2 111961 111955 0 0
T3 175514 175505 0 0
T4 562294 562211 0 0
T5 34058 33985 0 0
T6 8655 8601 0 0
T7 18294 18216 0 0
T8 112841 112784 0 0
T9 1728 1654 0 0
T10 4653 4576 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1131 1131 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%