Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
21793685 |
0 |
0 |
T1 |
17624 |
3049 |
0 |
0 |
T2 |
17115 |
10927 |
0 |
0 |
T3 |
469913 |
36618 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
123095 |
0 |
0 |
T6 |
11669 |
34 |
0 |
0 |
T7 |
11485 |
10855 |
0 |
0 |
T8 |
24936 |
980 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
47896 |
0 |
0 |
T28 |
0 |
27620 |
0 |
0 |
T29 |
0 |
3985 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
120726900 |
0 |
0 |
T1 |
17624 |
17624 |
0 |
0 |
T2 |
17115 |
17115 |
0 |
0 |
T3 |
469913 |
420978 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
588382 |
0 |
0 |
T6 |
11669 |
11368 |
0 |
0 |
T7 |
11485 |
11485 |
0 |
0 |
T8 |
24936 |
24936 |
0 |
0 |
T13 |
8224 |
8224 |
0 |
0 |
T14 |
393915 |
380041 |
0 |
0 |
T15 |
0 |
190992 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
120726900 |
0 |
0 |
T1 |
17624 |
17624 |
0 |
0 |
T2 |
17115 |
17115 |
0 |
0 |
T3 |
469913 |
420978 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
588382 |
0 |
0 |
T6 |
11669 |
11368 |
0 |
0 |
T7 |
11485 |
11485 |
0 |
0 |
T8 |
24936 |
24936 |
0 |
0 |
T13 |
8224 |
8224 |
0 |
0 |
T14 |
393915 |
380041 |
0 |
0 |
T15 |
0 |
190992 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
120726900 |
0 |
0 |
T1 |
17624 |
17624 |
0 |
0 |
T2 |
17115 |
17115 |
0 |
0 |
T3 |
469913 |
420978 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
588382 |
0 |
0 |
T6 |
11669 |
11368 |
0 |
0 |
T7 |
11485 |
11485 |
0 |
0 |
T8 |
24936 |
24936 |
0 |
0 |
T13 |
8224 |
8224 |
0 |
0 |
T14 |
393915 |
380041 |
0 |
0 |
T15 |
0 |
190992 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
21793685 |
0 |
0 |
T1 |
17624 |
3049 |
0 |
0 |
T2 |
17115 |
10927 |
0 |
0 |
T3 |
469913 |
36618 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
123095 |
0 |
0 |
T6 |
11669 |
34 |
0 |
0 |
T7 |
11485 |
10855 |
0 |
0 |
T8 |
24936 |
980 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
47896 |
0 |
0 |
T28 |
0 |
27620 |
0 |
0 |
T29 |
0 |
3985 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
22910781 |
0 |
0 |
T1 |
17624 |
3192 |
0 |
0 |
T2 |
17115 |
11483 |
0 |
0 |
T3 |
469913 |
39175 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
127942 |
0 |
0 |
T6 |
11669 |
32 |
0 |
0 |
T7 |
11485 |
11245 |
0 |
0 |
T8 |
24936 |
1040 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
49480 |
0 |
0 |
T28 |
0 |
28624 |
0 |
0 |
T29 |
0 |
4260 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
120726900 |
0 |
0 |
T1 |
17624 |
17624 |
0 |
0 |
T2 |
17115 |
17115 |
0 |
0 |
T3 |
469913 |
420978 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
588382 |
0 |
0 |
T6 |
11669 |
11368 |
0 |
0 |
T7 |
11485 |
11485 |
0 |
0 |
T8 |
24936 |
24936 |
0 |
0 |
T13 |
8224 |
8224 |
0 |
0 |
T14 |
393915 |
380041 |
0 |
0 |
T15 |
0 |
190992 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
120726900 |
0 |
0 |
T1 |
17624 |
17624 |
0 |
0 |
T2 |
17115 |
17115 |
0 |
0 |
T3 |
469913 |
420978 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
588382 |
0 |
0 |
T6 |
11669 |
11368 |
0 |
0 |
T7 |
11485 |
11485 |
0 |
0 |
T8 |
24936 |
24936 |
0 |
0 |
T13 |
8224 |
8224 |
0 |
0 |
T14 |
393915 |
380041 |
0 |
0 |
T15 |
0 |
190992 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
120726900 |
0 |
0 |
T1 |
17624 |
17624 |
0 |
0 |
T2 |
17115 |
17115 |
0 |
0 |
T3 |
469913 |
420978 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
588382 |
0 |
0 |
T6 |
11669 |
11368 |
0 |
0 |
T7 |
11485 |
11485 |
0 |
0 |
T8 |
24936 |
24936 |
0 |
0 |
T13 |
8224 |
8224 |
0 |
0 |
T14 |
393915 |
380041 |
0 |
0 |
T15 |
0 |
190992 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
22910781 |
0 |
0 |
T1 |
17624 |
3192 |
0 |
0 |
T2 |
17115 |
11483 |
0 |
0 |
T3 |
469913 |
39175 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
127942 |
0 |
0 |
T6 |
11669 |
32 |
0 |
0 |
T7 |
11485 |
11245 |
0 |
0 |
T8 |
24936 |
1040 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
49480 |
0 |
0 |
T28 |
0 |
28624 |
0 |
0 |
T29 |
0 |
4260 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
120726900 |
0 |
0 |
T1 |
17624 |
17624 |
0 |
0 |
T2 |
17115 |
17115 |
0 |
0 |
T3 |
469913 |
420978 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
588382 |
0 |
0 |
T6 |
11669 |
11368 |
0 |
0 |
T7 |
11485 |
11485 |
0 |
0 |
T8 |
24936 |
24936 |
0 |
0 |
T13 |
8224 |
8224 |
0 |
0 |
T14 |
393915 |
380041 |
0 |
0 |
T15 |
0 |
190992 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
120726900 |
0 |
0 |
T1 |
17624 |
17624 |
0 |
0 |
T2 |
17115 |
17115 |
0 |
0 |
T3 |
469913 |
420978 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
588382 |
0 |
0 |
T6 |
11669 |
11368 |
0 |
0 |
T7 |
11485 |
11485 |
0 |
0 |
T8 |
24936 |
24936 |
0 |
0 |
T13 |
8224 |
8224 |
0 |
0 |
T14 |
393915 |
380041 |
0 |
0 |
T15 |
0 |
190992 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
120726900 |
0 |
0 |
T1 |
17624 |
17624 |
0 |
0 |
T2 |
17115 |
17115 |
0 |
0 |
T3 |
469913 |
420978 |
0 |
0 |
T4 |
216 |
0 |
0 |
0 |
T5 |
591011 |
588382 |
0 |
0 |
T6 |
11669 |
11368 |
0 |
0 |
T7 |
11485 |
11485 |
0 |
0 |
T8 |
24936 |
24936 |
0 |
0 |
T13 |
8224 |
8224 |
0 |
0 |
T14 |
393915 |
380041 |
0 |
0 |
T15 |
0 |
190992 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T14 |
1 | 0 | 1 | Covered | T3,T4,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T14 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T14 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T14 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T14 |
1 | 0 | Covered | T3,T4,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T14 |
0 |
0 |
Covered |
T3,T4,T14 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
5753825 |
0 |
0 |
T3 |
469913 |
6688 |
0 |
0 |
T4 |
216 |
38 |
0 |
0 |
T5 |
591011 |
0 |
0 |
0 |
T6 |
11669 |
0 |
0 |
0 |
T7 |
11485 |
0 |
0 |
0 |
T8 |
24936 |
0 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
5428 |
0 |
0 |
T15 |
191911 |
0 |
0 |
0 |
T16 |
0 |
72073 |
0 |
0 |
T17 |
0 |
12455 |
0 |
0 |
T18 |
0 |
41473 |
0 |
0 |
T26 |
151 |
0 |
0 |
0 |
T31 |
0 |
12649 |
0 |
0 |
T33 |
0 |
32555 |
0 |
0 |
T34 |
0 |
55463 |
0 |
0 |
T48 |
0 |
3771 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
26475898 |
0 |
0 |
T3 |
469913 |
45520 |
0 |
0 |
T4 |
216 |
216 |
0 |
0 |
T5 |
591011 |
0 |
0 |
0 |
T6 |
11669 |
0 |
0 |
0 |
T7 |
11485 |
0 |
0 |
0 |
T8 |
24936 |
0 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
12024 |
0 |
0 |
T15 |
191911 |
0 |
0 |
0 |
T16 |
0 |
177056 |
0 |
0 |
T17 |
0 |
30048 |
0 |
0 |
T26 |
151 |
0 |
0 |
0 |
T27 |
0 |
144 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
T31 |
0 |
53640 |
0 |
0 |
T33 |
0 |
78912 |
0 |
0 |
T34 |
0 |
213736 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
26475898 |
0 |
0 |
T3 |
469913 |
45520 |
0 |
0 |
T4 |
216 |
216 |
0 |
0 |
T5 |
591011 |
0 |
0 |
0 |
T6 |
11669 |
0 |
0 |
0 |
T7 |
11485 |
0 |
0 |
0 |
T8 |
24936 |
0 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
12024 |
0 |
0 |
T15 |
191911 |
0 |
0 |
0 |
T16 |
0 |
177056 |
0 |
0 |
T17 |
0 |
30048 |
0 |
0 |
T26 |
151 |
0 |
0 |
0 |
T27 |
0 |
144 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
T31 |
0 |
53640 |
0 |
0 |
T33 |
0 |
78912 |
0 |
0 |
T34 |
0 |
213736 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
26475898 |
0 |
0 |
T3 |
469913 |
45520 |
0 |
0 |
T4 |
216 |
216 |
0 |
0 |
T5 |
591011 |
0 |
0 |
0 |
T6 |
11669 |
0 |
0 |
0 |
T7 |
11485 |
0 |
0 |
0 |
T8 |
24936 |
0 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
12024 |
0 |
0 |
T15 |
191911 |
0 |
0 |
0 |
T16 |
0 |
177056 |
0 |
0 |
T17 |
0 |
30048 |
0 |
0 |
T26 |
151 |
0 |
0 |
0 |
T27 |
0 |
144 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
T31 |
0 |
53640 |
0 |
0 |
T33 |
0 |
78912 |
0 |
0 |
T34 |
0 |
213736 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
5753825 |
0 |
0 |
T3 |
469913 |
6688 |
0 |
0 |
T4 |
216 |
38 |
0 |
0 |
T5 |
591011 |
0 |
0 |
0 |
T6 |
11669 |
0 |
0 |
0 |
T7 |
11485 |
0 |
0 |
0 |
T8 |
24936 |
0 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
5428 |
0 |
0 |
T15 |
191911 |
0 |
0 |
0 |
T16 |
0 |
72073 |
0 |
0 |
T17 |
0 |
12455 |
0 |
0 |
T18 |
0 |
41473 |
0 |
0 |
T26 |
151 |
0 |
0 |
0 |
T31 |
0 |
12649 |
0 |
0 |
T33 |
0 |
32555 |
0 |
0 |
T34 |
0 |
55463 |
0 |
0 |
T48 |
0 |
3771 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T14 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T14 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T14 |
0 |
0 |
Covered |
T3,T4,T14 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
184952 |
0 |
0 |
T3 |
469913 |
217 |
0 |
0 |
T4 |
216 |
1 |
0 |
0 |
T5 |
591011 |
0 |
0 |
0 |
T6 |
11669 |
0 |
0 |
0 |
T7 |
11485 |
0 |
0 |
0 |
T8 |
24936 |
0 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
174 |
0 |
0 |
T15 |
191911 |
0 |
0 |
0 |
T16 |
0 |
2311 |
0 |
0 |
T17 |
0 |
401 |
0 |
0 |
T18 |
0 |
1330 |
0 |
0 |
T26 |
151 |
0 |
0 |
0 |
T31 |
0 |
411 |
0 |
0 |
T33 |
0 |
1045 |
0 |
0 |
T34 |
0 |
1793 |
0 |
0 |
T48 |
0 |
121 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
26475898 |
0 |
0 |
T3 |
469913 |
45520 |
0 |
0 |
T4 |
216 |
216 |
0 |
0 |
T5 |
591011 |
0 |
0 |
0 |
T6 |
11669 |
0 |
0 |
0 |
T7 |
11485 |
0 |
0 |
0 |
T8 |
24936 |
0 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
12024 |
0 |
0 |
T15 |
191911 |
0 |
0 |
0 |
T16 |
0 |
177056 |
0 |
0 |
T17 |
0 |
30048 |
0 |
0 |
T26 |
151 |
0 |
0 |
0 |
T27 |
0 |
144 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
T31 |
0 |
53640 |
0 |
0 |
T33 |
0 |
78912 |
0 |
0 |
T34 |
0 |
213736 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
26475898 |
0 |
0 |
T3 |
469913 |
45520 |
0 |
0 |
T4 |
216 |
216 |
0 |
0 |
T5 |
591011 |
0 |
0 |
0 |
T6 |
11669 |
0 |
0 |
0 |
T7 |
11485 |
0 |
0 |
0 |
T8 |
24936 |
0 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
12024 |
0 |
0 |
T15 |
191911 |
0 |
0 |
0 |
T16 |
0 |
177056 |
0 |
0 |
T17 |
0 |
30048 |
0 |
0 |
T26 |
151 |
0 |
0 |
0 |
T27 |
0 |
144 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
T31 |
0 |
53640 |
0 |
0 |
T33 |
0 |
78912 |
0 |
0 |
T34 |
0 |
213736 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
26475898 |
0 |
0 |
T3 |
469913 |
45520 |
0 |
0 |
T4 |
216 |
216 |
0 |
0 |
T5 |
591011 |
0 |
0 |
0 |
T6 |
11669 |
0 |
0 |
0 |
T7 |
11485 |
0 |
0 |
0 |
T8 |
24936 |
0 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
12024 |
0 |
0 |
T15 |
191911 |
0 |
0 |
0 |
T16 |
0 |
177056 |
0 |
0 |
T17 |
0 |
30048 |
0 |
0 |
T26 |
151 |
0 |
0 |
0 |
T27 |
0 |
144 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
T31 |
0 |
53640 |
0 |
0 |
T33 |
0 |
78912 |
0 |
0 |
T34 |
0 |
213736 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148540813 |
184952 |
0 |
0 |
T3 |
469913 |
217 |
0 |
0 |
T4 |
216 |
1 |
0 |
0 |
T5 |
591011 |
0 |
0 |
0 |
T6 |
11669 |
0 |
0 |
0 |
T7 |
11485 |
0 |
0 |
0 |
T8 |
24936 |
0 |
0 |
0 |
T13 |
8224 |
0 |
0 |
0 |
T14 |
393915 |
174 |
0 |
0 |
T15 |
191911 |
0 |
0 |
0 |
T16 |
0 |
2311 |
0 |
0 |
T17 |
0 |
401 |
0 |
0 |
T18 |
0 |
1330 |
0 |
0 |
T26 |
151 |
0 |
0 |
0 |
T31 |
0 |
411 |
0 |
0 |
T33 |
0 |
1045 |
0 |
0 |
T34 |
0 |
1793 |
0 |
0 |
T48 |
0 |
121 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477693495 |
3167257 |
0 |
0 |
T1 |
144372 |
832 |
0 |
0 |
T2 |
12211 |
1344 |
0 |
0 |
T3 |
299509 |
4992 |
0 |
0 |
T4 |
2554 |
0 |
0 |
0 |
T5 |
358126 |
12606 |
0 |
0 |
T6 |
83307 |
832 |
0 |
0 |
T7 |
43632 |
2904 |
0 |
0 |
T8 |
103525 |
832 |
0 |
0 |
T9 |
1419 |
0 |
0 |
0 |
T10 |
1064 |
0 |
0 |
0 |
T13 |
0 |
2573 |
0 |
0 |
T14 |
0 |
7488 |
0 |
0 |
T24 |
0 |
834 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477693495 |
477606058 |
0 |
0 |
T1 |
144372 |
144287 |
0 |
0 |
T2 |
12211 |
12114 |
0 |
0 |
T3 |
299509 |
299422 |
0 |
0 |
T4 |
2554 |
2497 |
0 |
0 |
T5 |
358126 |
358117 |
0 |
0 |
T6 |
83307 |
83216 |
0 |
0 |
T7 |
43632 |
43546 |
0 |
0 |
T8 |
103525 |
103427 |
0 |
0 |
T9 |
1419 |
1324 |
0 |
0 |
T10 |
1064 |
1014 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477693495 |
477606058 |
0 |
0 |
T1 |
144372 |
144287 |
0 |
0 |
T2 |
12211 |
12114 |
0 |
0 |
T3 |
299509 |
299422 |
0 |
0 |
T4 |
2554 |
2497 |
0 |
0 |
T5 |
358126 |
358117 |
0 |
0 |
T6 |
83307 |
83216 |
0 |
0 |
T7 |
43632 |
43546 |
0 |
0 |
T8 |
103525 |
103427 |
0 |
0 |
T9 |
1419 |
1324 |
0 |
0 |
T10 |
1064 |
1014 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477693495 |
477606058 |
0 |
0 |
T1 |
144372 |
144287 |
0 |
0 |
T2 |
12211 |
12114 |
0 |
0 |
T3 |
299509 |
299422 |
0 |
0 |
T4 |
2554 |
2497 |
0 |
0 |
T5 |
358126 |
358117 |
0 |
0 |
T6 |
83307 |
83216 |
0 |
0 |
T7 |
43632 |
43546 |
0 |
0 |
T8 |
103525 |
103427 |
0 |
0 |
T9 |
1419 |
1324 |
0 |
0 |
T10 |
1064 |
1014 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477693495 |
3167257 |
0 |
0 |
T1 |
144372 |
832 |
0 |
0 |
T2 |
12211 |
1344 |
0 |
0 |
T3 |
299509 |
4992 |
0 |
0 |
T4 |
2554 |
0 |
0 |
0 |
T5 |
358126 |
12606 |
0 |
0 |
T6 |
83307 |
832 |
0 |
0 |
T7 |
43632 |
2904 |
0 |
0 |
T8 |
103525 |
832 |
0 |
0 |
T9 |
1419 |
0 |
0 |
0 |
T10 |
1064 |
0 |
0 |
0 |
T13 |
0 |
2573 |
0 |
0 |
T14 |
0 |
7488 |
0 |
0 |
T24 |
0 |
834 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477693495 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477693495 |
477606058 |
0 |
0 |
T1 |
144372 |
144287 |
0 |
0 |
T2 |
12211 |
12114 |
0 |
0 |
T3 |
299509 |
299422 |
0 |
0 |
T4 |
2554 |
2497 |
0 |
0 |
T5 |
358126 |
358117 |
0 |
0 |
T6 |
83307 |
83216 |
0 |
0 |
T7 |
43632 |
43546 |
0 |
0 |
T8 |
103525 |
103427 |
0 |
0 |
T9 |
1419 |
1324 |
0 |
0 |
T10 |
1064 |
1014 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477693495 |
477606058 |
0 |
0 |
T1 |
144372 |
144287 |
0 |
0 |
T2 |
12211 |
12114 |
0 |
0 |
T3 |
299509 |
299422 |
0 |
0 |
T4 |
2554 |
2497 |
0 |
0 |
T5 |
358126 |
358117 |
0 |
0 |
T6 |
83307 |
83216 |
0 |
0 |
T7 |
43632 |
43546 |
0 |
0 |
T8 |
103525 |
103427 |
0 |
0 |
T9 |
1419 |
1324 |
0 |
0 |
T10 |
1064 |
1014 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477693495 |
477606058 |
0 |
0 |
T1 |
144372 |
144287 |
0 |
0 |
T2 |
12211 |
12114 |
0 |
0 |
T3 |
299509 |
299422 |
0 |
0 |
T4 |
2554 |
2497 |
0 |
0 |
T5 |
358126 |
358117 |
0 |
0 |
T6 |
83307 |
83216 |
0 |
0 |
T7 |
43632 |
43546 |
0 |
0 |
T8 |
103525 |
103427 |
0 |
0 |
T9 |
1419 |
1324 |
0 |
0 |
T10 |
1064 |
1014 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477693495 |
0 |
0 |
0 |