Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
21854808 |
0 |
0 |
T1 |
250008 |
11130 |
0 |
0 |
T3 |
505938 |
39459 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
6019 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
0 |
1956 |
0 |
0 |
T13 |
0 |
214818 |
0 |
0 |
T15 |
0 |
36383 |
0 |
0 |
T31 |
0 |
137270 |
0 |
0 |
T35 |
0 |
26 |
0 |
0 |
T36 |
0 |
16136 |
0 |
0 |
T39 |
0 |
8628 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
118502301 |
0 |
0 |
T1 |
250008 |
247942 |
0 |
0 |
T3 |
505938 |
332696 |
0 |
0 |
T4 |
10272 |
10272 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
176571 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
16608 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
51346 |
0 |
0 |
T11 |
27520 |
27520 |
0 |
0 |
T12 |
0 |
55730 |
0 |
0 |
T13 |
0 |
791428 |
0 |
0 |
T15 |
0 |
177868 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
118502301 |
0 |
0 |
T1 |
250008 |
247942 |
0 |
0 |
T3 |
505938 |
332696 |
0 |
0 |
T4 |
10272 |
10272 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
176571 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
16608 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
51346 |
0 |
0 |
T11 |
27520 |
27520 |
0 |
0 |
T12 |
0 |
55730 |
0 |
0 |
T13 |
0 |
791428 |
0 |
0 |
T15 |
0 |
177868 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
118502301 |
0 |
0 |
T1 |
250008 |
247942 |
0 |
0 |
T3 |
505938 |
332696 |
0 |
0 |
T4 |
10272 |
10272 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
176571 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
16608 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
51346 |
0 |
0 |
T11 |
27520 |
27520 |
0 |
0 |
T12 |
0 |
55730 |
0 |
0 |
T13 |
0 |
791428 |
0 |
0 |
T15 |
0 |
177868 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
21854808 |
0 |
0 |
T1 |
250008 |
11130 |
0 |
0 |
T3 |
505938 |
39459 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
6019 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
0 |
1956 |
0 |
0 |
T13 |
0 |
214818 |
0 |
0 |
T15 |
0 |
36383 |
0 |
0 |
T31 |
0 |
137270 |
0 |
0 |
T35 |
0 |
26 |
0 |
0 |
T36 |
0 |
16136 |
0 |
0 |
T39 |
0 |
8628 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
22976623 |
0 |
0 |
T1 |
250008 |
11674 |
0 |
0 |
T3 |
505938 |
40970 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
6788 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
0 |
2080 |
0 |
0 |
T13 |
0 |
225772 |
0 |
0 |
T15 |
0 |
37535 |
0 |
0 |
T31 |
0 |
144180 |
0 |
0 |
T35 |
0 |
25 |
0 |
0 |
T36 |
0 |
16904 |
0 |
0 |
T39 |
0 |
9196 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
118502301 |
0 |
0 |
T1 |
250008 |
247942 |
0 |
0 |
T3 |
505938 |
332696 |
0 |
0 |
T4 |
10272 |
10272 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
176571 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
16608 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
51346 |
0 |
0 |
T11 |
27520 |
27520 |
0 |
0 |
T12 |
0 |
55730 |
0 |
0 |
T13 |
0 |
791428 |
0 |
0 |
T15 |
0 |
177868 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
118502301 |
0 |
0 |
T1 |
250008 |
247942 |
0 |
0 |
T3 |
505938 |
332696 |
0 |
0 |
T4 |
10272 |
10272 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
176571 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
16608 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
51346 |
0 |
0 |
T11 |
27520 |
27520 |
0 |
0 |
T12 |
0 |
55730 |
0 |
0 |
T13 |
0 |
791428 |
0 |
0 |
T15 |
0 |
177868 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
118502301 |
0 |
0 |
T1 |
250008 |
247942 |
0 |
0 |
T3 |
505938 |
332696 |
0 |
0 |
T4 |
10272 |
10272 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
176571 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
16608 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
51346 |
0 |
0 |
T11 |
27520 |
27520 |
0 |
0 |
T12 |
0 |
55730 |
0 |
0 |
T13 |
0 |
791428 |
0 |
0 |
T15 |
0 |
177868 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
22976623 |
0 |
0 |
T1 |
250008 |
11674 |
0 |
0 |
T3 |
505938 |
40970 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
6788 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
0 |
2080 |
0 |
0 |
T13 |
0 |
225772 |
0 |
0 |
T15 |
0 |
37535 |
0 |
0 |
T31 |
0 |
144180 |
0 |
0 |
T35 |
0 |
25 |
0 |
0 |
T36 |
0 |
16904 |
0 |
0 |
T39 |
0 |
9196 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
118502301 |
0 |
0 |
T1 |
250008 |
247942 |
0 |
0 |
T3 |
505938 |
332696 |
0 |
0 |
T4 |
10272 |
10272 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
176571 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
16608 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
51346 |
0 |
0 |
T11 |
27520 |
27520 |
0 |
0 |
T12 |
0 |
55730 |
0 |
0 |
T13 |
0 |
791428 |
0 |
0 |
T15 |
0 |
177868 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
118502301 |
0 |
0 |
T1 |
250008 |
247942 |
0 |
0 |
T3 |
505938 |
332696 |
0 |
0 |
T4 |
10272 |
10272 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
176571 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
16608 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
51346 |
0 |
0 |
T11 |
27520 |
27520 |
0 |
0 |
T12 |
0 |
55730 |
0 |
0 |
T13 |
0 |
791428 |
0 |
0 |
T15 |
0 |
177868 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
118502301 |
0 |
0 |
T1 |
250008 |
247942 |
0 |
0 |
T3 |
505938 |
332696 |
0 |
0 |
T4 |
10272 |
10272 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
176571 |
0 |
0 |
T7 |
768 |
0 |
0 |
0 |
T8 |
16866 |
16608 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
51346 |
0 |
0 |
T11 |
27520 |
27520 |
0 |
0 |
T12 |
0 |
55730 |
0 |
0 |
T13 |
0 |
791428 |
0 |
0 |
T15 |
0 |
177868 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T6,T7 |
1 | 0 | 1 | Covered | T3,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T7 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
5888418 |
0 |
0 |
T3 |
505938 |
20999 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
2464 |
0 |
0 |
T7 |
768 |
394 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
55991 |
0 |
0 |
0 |
T13 |
0 |
29491 |
0 |
0 |
T17 |
0 |
35195 |
0 |
0 |
T23 |
0 |
12186 |
0 |
0 |
T30 |
0 |
19271 |
0 |
0 |
T33 |
0 |
362 |
0 |
0 |
T47 |
0 |
78656 |
0 |
0 |
T48 |
0 |
190 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
24655949 |
0 |
0 |
T3 |
505938 |
167208 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
648 |
0 |
0 |
T6 |
183178 |
6552 |
0 |
0 |
T7 |
768 |
768 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
45280 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
55991 |
0 |
0 |
0 |
T13 |
0 |
141512 |
0 |
0 |
T16 |
0 |
33864 |
0 |
0 |
T23 |
0 |
67848 |
0 |
0 |
T25 |
0 |
51584 |
0 |
0 |
T26 |
0 |
87200 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
24655949 |
0 |
0 |
T3 |
505938 |
167208 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
648 |
0 |
0 |
T6 |
183178 |
6552 |
0 |
0 |
T7 |
768 |
768 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
45280 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
55991 |
0 |
0 |
0 |
T13 |
0 |
141512 |
0 |
0 |
T16 |
0 |
33864 |
0 |
0 |
T23 |
0 |
67848 |
0 |
0 |
T25 |
0 |
51584 |
0 |
0 |
T26 |
0 |
87200 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
24655949 |
0 |
0 |
T3 |
505938 |
167208 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
648 |
0 |
0 |
T6 |
183178 |
6552 |
0 |
0 |
T7 |
768 |
768 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
45280 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
55991 |
0 |
0 |
0 |
T13 |
0 |
141512 |
0 |
0 |
T16 |
0 |
33864 |
0 |
0 |
T23 |
0 |
67848 |
0 |
0 |
T25 |
0 |
51584 |
0 |
0 |
T26 |
0 |
87200 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
5888418 |
0 |
0 |
T3 |
505938 |
20999 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
2464 |
0 |
0 |
T7 |
768 |
394 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
55991 |
0 |
0 |
0 |
T13 |
0 |
29491 |
0 |
0 |
T17 |
0 |
35195 |
0 |
0 |
T23 |
0 |
12186 |
0 |
0 |
T30 |
0 |
19271 |
0 |
0 |
T33 |
0 |
362 |
0 |
0 |
T47 |
0 |
78656 |
0 |
0 |
T48 |
0 |
190 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T6,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T6,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T7 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
189289 |
0 |
0 |
T3 |
505938 |
674 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
80 |
0 |
0 |
T7 |
768 |
13 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
55991 |
0 |
0 |
0 |
T13 |
0 |
950 |
0 |
0 |
T17 |
0 |
1130 |
0 |
0 |
T23 |
0 |
393 |
0 |
0 |
T30 |
0 |
622 |
0 |
0 |
T33 |
0 |
11 |
0 |
0 |
T47 |
0 |
2522 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
24655949 |
0 |
0 |
T3 |
505938 |
167208 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
648 |
0 |
0 |
T6 |
183178 |
6552 |
0 |
0 |
T7 |
768 |
768 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
45280 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
55991 |
0 |
0 |
0 |
T13 |
0 |
141512 |
0 |
0 |
T16 |
0 |
33864 |
0 |
0 |
T23 |
0 |
67848 |
0 |
0 |
T25 |
0 |
51584 |
0 |
0 |
T26 |
0 |
87200 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
24655949 |
0 |
0 |
T3 |
505938 |
167208 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
648 |
0 |
0 |
T6 |
183178 |
6552 |
0 |
0 |
T7 |
768 |
768 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
45280 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
55991 |
0 |
0 |
0 |
T13 |
0 |
141512 |
0 |
0 |
T16 |
0 |
33864 |
0 |
0 |
T23 |
0 |
67848 |
0 |
0 |
T25 |
0 |
51584 |
0 |
0 |
T26 |
0 |
87200 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
24655949 |
0 |
0 |
T3 |
505938 |
167208 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
648 |
0 |
0 |
T6 |
183178 |
6552 |
0 |
0 |
T7 |
768 |
768 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
45280 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
55991 |
0 |
0 |
0 |
T13 |
0 |
141512 |
0 |
0 |
T16 |
0 |
33864 |
0 |
0 |
T23 |
0 |
67848 |
0 |
0 |
T25 |
0 |
51584 |
0 |
0 |
T26 |
0 |
87200 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144469888 |
189289 |
0 |
0 |
T3 |
505938 |
674 |
0 |
0 |
T4 |
10272 |
0 |
0 |
0 |
T5 |
648 |
0 |
0 |
0 |
T6 |
183178 |
80 |
0 |
0 |
T7 |
768 |
13 |
0 |
0 |
T8 |
16866 |
0 |
0 |
0 |
T9 |
46092 |
0 |
0 |
0 |
T10 |
51682 |
0 |
0 |
0 |
T11 |
27520 |
0 |
0 |
0 |
T12 |
55991 |
0 |
0 |
0 |
T13 |
0 |
950 |
0 |
0 |
T17 |
0 |
1130 |
0 |
0 |
T23 |
0 |
393 |
0 |
0 |
T30 |
0 |
622 |
0 |
0 |
T33 |
0 |
11 |
0 |
0 |
T47 |
0 |
2522 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454933626 |
2987911 |
0 |
0 |
T1 |
109490 |
4992 |
0 |
0 |
T2 |
11316 |
3804 |
0 |
0 |
T3 |
270382 |
5824 |
0 |
0 |
T4 |
64848 |
838 |
0 |
0 |
T5 |
4632 |
0 |
0 |
0 |
T6 |
748013 |
1664 |
0 |
0 |
T7 |
1919 |
0 |
0 |
0 |
T8 |
45258 |
3759 |
0 |
0 |
T9 |
231660 |
0 |
0 |
0 |
T10 |
35682 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
835 |
0 |
0 |
T13 |
0 |
9152 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454933626 |
454847099 |
0 |
0 |
T1 |
109490 |
109406 |
0 |
0 |
T2 |
11316 |
11242 |
0 |
0 |
T3 |
270382 |
270198 |
0 |
0 |
T4 |
64848 |
64773 |
0 |
0 |
T5 |
4632 |
4564 |
0 |
0 |
T6 |
748013 |
747773 |
0 |
0 |
T7 |
1919 |
1837 |
0 |
0 |
T8 |
45258 |
45183 |
0 |
0 |
T9 |
231660 |
231598 |
0 |
0 |
T10 |
35682 |
35609 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454933626 |
454847099 |
0 |
0 |
T1 |
109490 |
109406 |
0 |
0 |
T2 |
11316 |
11242 |
0 |
0 |
T3 |
270382 |
270198 |
0 |
0 |
T4 |
64848 |
64773 |
0 |
0 |
T5 |
4632 |
4564 |
0 |
0 |
T6 |
748013 |
747773 |
0 |
0 |
T7 |
1919 |
1837 |
0 |
0 |
T8 |
45258 |
45183 |
0 |
0 |
T9 |
231660 |
231598 |
0 |
0 |
T10 |
35682 |
35609 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454933626 |
454847099 |
0 |
0 |
T1 |
109490 |
109406 |
0 |
0 |
T2 |
11316 |
11242 |
0 |
0 |
T3 |
270382 |
270198 |
0 |
0 |
T4 |
64848 |
64773 |
0 |
0 |
T5 |
4632 |
4564 |
0 |
0 |
T6 |
748013 |
747773 |
0 |
0 |
T7 |
1919 |
1837 |
0 |
0 |
T8 |
45258 |
45183 |
0 |
0 |
T9 |
231660 |
231598 |
0 |
0 |
T10 |
35682 |
35609 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454933626 |
2987911 |
0 |
0 |
T1 |
109490 |
4992 |
0 |
0 |
T2 |
11316 |
3804 |
0 |
0 |
T3 |
270382 |
5824 |
0 |
0 |
T4 |
64848 |
838 |
0 |
0 |
T5 |
4632 |
0 |
0 |
0 |
T6 |
748013 |
1664 |
0 |
0 |
T7 |
1919 |
0 |
0 |
0 |
T8 |
45258 |
3759 |
0 |
0 |
T9 |
231660 |
0 |
0 |
0 |
T10 |
35682 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
835 |
0 |
0 |
T13 |
0 |
9152 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454933626 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454933626 |
454847099 |
0 |
0 |
T1 |
109490 |
109406 |
0 |
0 |
T2 |
11316 |
11242 |
0 |
0 |
T3 |
270382 |
270198 |
0 |
0 |
T4 |
64848 |
64773 |
0 |
0 |
T5 |
4632 |
4564 |
0 |
0 |
T6 |
748013 |
747773 |
0 |
0 |
T7 |
1919 |
1837 |
0 |
0 |
T8 |
45258 |
45183 |
0 |
0 |
T9 |
231660 |
231598 |
0 |
0 |
T10 |
35682 |
35609 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454933626 |
454847099 |
0 |
0 |
T1 |
109490 |
109406 |
0 |
0 |
T2 |
11316 |
11242 |
0 |
0 |
T3 |
270382 |
270198 |
0 |
0 |
T4 |
64848 |
64773 |
0 |
0 |
T5 |
4632 |
4564 |
0 |
0 |
T6 |
748013 |
747773 |
0 |
0 |
T7 |
1919 |
1837 |
0 |
0 |
T8 |
45258 |
45183 |
0 |
0 |
T9 |
231660 |
231598 |
0 |
0 |
T10 |
35682 |
35609 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454933626 |
454847099 |
0 |
0 |
T1 |
109490 |
109406 |
0 |
0 |
T2 |
11316 |
11242 |
0 |
0 |
T3 |
270382 |
270198 |
0 |
0 |
T4 |
64848 |
64773 |
0 |
0 |
T5 |
4632 |
4564 |
0 |
0 |
T6 |
748013 |
747773 |
0 |
0 |
T7 |
1919 |
1837 |
0 |
0 |
T8 |
45258 |
45183 |
0 |
0 |
T9 |
231660 |
231598 |
0 |
0 |
T10 |
35682 |
35609 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454933626 |
0 |
0 |
0 |