Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T5,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T5,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T3,T5,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T5,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T5,T7 |
| 1 | 0 | Covered | T3,T5,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T5,T7 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T3,T4 |
| 0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T5,T7 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
20514012 |
0 |
0 |
| T3 |
17574 |
7702 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
8456 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
45946 |
0 |
0 |
| T8 |
99540 |
21604 |
0 |
0 |
| T9 |
1673 |
926 |
0 |
0 |
| T10 |
99379 |
25762 |
0 |
0 |
| T11 |
50176 |
0 |
0 |
0 |
| T23 |
0 |
24208 |
0 |
0 |
| T24 |
0 |
930 |
0 |
0 |
| T30 |
72040 |
0 |
0 |
0 |
| T31 |
0 |
102355 |
0 |
0 |
| T37 |
0 |
45063 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
112593433 |
0 |
0 |
| T1 |
6176 |
6176 |
0 |
0 |
| T2 |
1476 |
0 |
0 |
0 |
| T3 |
17574 |
16224 |
0 |
0 |
| T4 |
29136 |
29136 |
0 |
0 |
| T5 |
77434 |
77391 |
0 |
0 |
| T6 |
42464 |
42464 |
0 |
0 |
| T7 |
80730 |
80730 |
0 |
0 |
| T8 |
99540 |
99504 |
0 |
0 |
| T9 |
1673 |
1398 |
0 |
0 |
| T10 |
99379 |
32286 |
0 |
0 |
| T11 |
0 |
50176 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
112593433 |
0 |
0 |
| T1 |
6176 |
6176 |
0 |
0 |
| T2 |
1476 |
0 |
0 |
0 |
| T3 |
17574 |
16224 |
0 |
0 |
| T4 |
29136 |
29136 |
0 |
0 |
| T5 |
77434 |
77391 |
0 |
0 |
| T6 |
42464 |
42464 |
0 |
0 |
| T7 |
80730 |
80730 |
0 |
0 |
| T8 |
99540 |
99504 |
0 |
0 |
| T9 |
1673 |
1398 |
0 |
0 |
| T10 |
99379 |
32286 |
0 |
0 |
| T11 |
0 |
50176 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
112593433 |
0 |
0 |
| T1 |
6176 |
6176 |
0 |
0 |
| T2 |
1476 |
0 |
0 |
0 |
| T3 |
17574 |
16224 |
0 |
0 |
| T4 |
29136 |
29136 |
0 |
0 |
| T5 |
77434 |
77391 |
0 |
0 |
| T6 |
42464 |
42464 |
0 |
0 |
| T7 |
80730 |
80730 |
0 |
0 |
| T8 |
99540 |
99504 |
0 |
0 |
| T9 |
1673 |
1398 |
0 |
0 |
| T10 |
99379 |
32286 |
0 |
0 |
| T11 |
0 |
50176 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
20514012 |
0 |
0 |
| T3 |
17574 |
7702 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
8456 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
45946 |
0 |
0 |
| T8 |
99540 |
21604 |
0 |
0 |
| T9 |
1673 |
926 |
0 |
0 |
| T10 |
99379 |
25762 |
0 |
0 |
| T11 |
50176 |
0 |
0 |
0 |
| T23 |
0 |
24208 |
0 |
0 |
| T24 |
0 |
930 |
0 |
0 |
| T30 |
72040 |
0 |
0 |
0 |
| T31 |
0 |
102355 |
0 |
0 |
| T37 |
0 |
45063 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T5,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | 1 | Covered | T3,T5,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T5,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T3,T5,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T5,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T5,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T5,T7 |
| 1 | 0 | Covered | T3,T5,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T5,T7 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T3,T4 |
| 0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T5,T7 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
21572339 |
0 |
0 |
| T3 |
17574 |
8336 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
8719 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
47536 |
0 |
0 |
| T8 |
99540 |
23040 |
0 |
0 |
| T9 |
1673 |
1048 |
0 |
0 |
| T10 |
99379 |
26638 |
0 |
0 |
| T11 |
50176 |
0 |
0 |
0 |
| T23 |
0 |
25103 |
0 |
0 |
| T24 |
0 |
1052 |
0 |
0 |
| T30 |
72040 |
0 |
0 |
0 |
| T31 |
0 |
108425 |
0 |
0 |
| T37 |
0 |
46606 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
112593433 |
0 |
0 |
| T1 |
6176 |
6176 |
0 |
0 |
| T2 |
1476 |
0 |
0 |
0 |
| T3 |
17574 |
16224 |
0 |
0 |
| T4 |
29136 |
29136 |
0 |
0 |
| T5 |
77434 |
77391 |
0 |
0 |
| T6 |
42464 |
42464 |
0 |
0 |
| T7 |
80730 |
80730 |
0 |
0 |
| T8 |
99540 |
99504 |
0 |
0 |
| T9 |
1673 |
1398 |
0 |
0 |
| T10 |
99379 |
32286 |
0 |
0 |
| T11 |
0 |
50176 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
112593433 |
0 |
0 |
| T1 |
6176 |
6176 |
0 |
0 |
| T2 |
1476 |
0 |
0 |
0 |
| T3 |
17574 |
16224 |
0 |
0 |
| T4 |
29136 |
29136 |
0 |
0 |
| T5 |
77434 |
77391 |
0 |
0 |
| T6 |
42464 |
42464 |
0 |
0 |
| T7 |
80730 |
80730 |
0 |
0 |
| T8 |
99540 |
99504 |
0 |
0 |
| T9 |
1673 |
1398 |
0 |
0 |
| T10 |
99379 |
32286 |
0 |
0 |
| T11 |
0 |
50176 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
112593433 |
0 |
0 |
| T1 |
6176 |
6176 |
0 |
0 |
| T2 |
1476 |
0 |
0 |
0 |
| T3 |
17574 |
16224 |
0 |
0 |
| T4 |
29136 |
29136 |
0 |
0 |
| T5 |
77434 |
77391 |
0 |
0 |
| T6 |
42464 |
42464 |
0 |
0 |
| T7 |
80730 |
80730 |
0 |
0 |
| T8 |
99540 |
99504 |
0 |
0 |
| T9 |
1673 |
1398 |
0 |
0 |
| T10 |
99379 |
32286 |
0 |
0 |
| T11 |
0 |
50176 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
21572339 |
0 |
0 |
| T3 |
17574 |
8336 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
8719 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
47536 |
0 |
0 |
| T8 |
99540 |
23040 |
0 |
0 |
| T9 |
1673 |
1048 |
0 |
0 |
| T10 |
99379 |
26638 |
0 |
0 |
| T11 |
50176 |
0 |
0 |
0 |
| T23 |
0 |
25103 |
0 |
0 |
| T24 |
0 |
1052 |
0 |
0 |
| T30 |
72040 |
0 |
0 |
0 |
| T31 |
0 |
108425 |
0 |
0 |
| T37 |
0 |
46606 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T3,T4 |
| 0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
112593433 |
0 |
0 |
| T1 |
6176 |
6176 |
0 |
0 |
| T2 |
1476 |
0 |
0 |
0 |
| T3 |
17574 |
16224 |
0 |
0 |
| T4 |
29136 |
29136 |
0 |
0 |
| T5 |
77434 |
77391 |
0 |
0 |
| T6 |
42464 |
42464 |
0 |
0 |
| T7 |
80730 |
80730 |
0 |
0 |
| T8 |
99540 |
99504 |
0 |
0 |
| T9 |
1673 |
1398 |
0 |
0 |
| T10 |
99379 |
32286 |
0 |
0 |
| T11 |
0 |
50176 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
112593433 |
0 |
0 |
| T1 |
6176 |
6176 |
0 |
0 |
| T2 |
1476 |
0 |
0 |
0 |
| T3 |
17574 |
16224 |
0 |
0 |
| T4 |
29136 |
29136 |
0 |
0 |
| T5 |
77434 |
77391 |
0 |
0 |
| T6 |
42464 |
42464 |
0 |
0 |
| T7 |
80730 |
80730 |
0 |
0 |
| T8 |
99540 |
99504 |
0 |
0 |
| T9 |
1673 |
1398 |
0 |
0 |
| T10 |
99379 |
32286 |
0 |
0 |
| T11 |
0 |
50176 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
112593433 |
0 |
0 |
| T1 |
6176 |
6176 |
0 |
0 |
| T2 |
1476 |
0 |
0 |
0 |
| T3 |
17574 |
16224 |
0 |
0 |
| T4 |
29136 |
29136 |
0 |
0 |
| T5 |
77434 |
77391 |
0 |
0 |
| T6 |
42464 |
42464 |
0 |
0 |
| T7 |
80730 |
80730 |
0 |
0 |
| T8 |
99540 |
99504 |
0 |
0 |
| T9 |
1673 |
1398 |
0 |
0 |
| T10 |
99379 |
32286 |
0 |
0 |
| T11 |
0 |
50176 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T10,T31 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T10,T30 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T10,T30 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T10,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T10,T30 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T10,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T10,T31 |
| 1 | 0 | 1 | Covered | T2,T10,T31 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T10,T31 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T10,T31 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T10,T31 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T10,T31 |
| 1 | 0 | Covered | T2,T10,T31 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T10,T31 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T10,T30 |
| 0 |
0 |
Covered |
T2,T10,T30 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T10,T31 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
5605604 |
0 |
0 |
| T2 |
1476 |
161 |
0 |
0 |
| T3 |
17574 |
0 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
0 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
0 |
0 |
0 |
| T8 |
99540 |
0 |
0 |
0 |
| T9 |
1673 |
0 |
0 |
0 |
| T10 |
99379 |
30705 |
0 |
0 |
| T12 |
0 |
40832 |
0 |
0 |
| T13 |
0 |
104200 |
0 |
0 |
| T23 |
0 |
31096 |
0 |
0 |
| T27 |
0 |
68143 |
0 |
0 |
| T30 |
72040 |
0 |
0 |
0 |
| T31 |
0 |
9173 |
0 |
0 |
| T33 |
0 |
22034 |
0 |
0 |
| T34 |
0 |
11640 |
0 |
0 |
| T44 |
0 |
3206 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
27329516 |
0 |
0 |
| T2 |
1476 |
1104 |
0 |
0 |
| T3 |
17574 |
0 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
0 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
0 |
0 |
0 |
| T8 |
99540 |
0 |
0 |
0 |
| T9 |
1673 |
0 |
0 |
0 |
| T10 |
99379 |
64640 |
0 |
0 |
| T12 |
0 |
120016 |
0 |
0 |
| T13 |
0 |
312256 |
0 |
0 |
| T23 |
0 |
257400 |
0 |
0 |
| T27 |
0 |
191296 |
0 |
0 |
| T30 |
72040 |
70112 |
0 |
0 |
| T31 |
0 |
23488 |
0 |
0 |
| T33 |
0 |
72320 |
0 |
0 |
| T34 |
0 |
56560 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
27329516 |
0 |
0 |
| T2 |
1476 |
1104 |
0 |
0 |
| T3 |
17574 |
0 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
0 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
0 |
0 |
0 |
| T8 |
99540 |
0 |
0 |
0 |
| T9 |
1673 |
0 |
0 |
0 |
| T10 |
99379 |
64640 |
0 |
0 |
| T12 |
0 |
120016 |
0 |
0 |
| T13 |
0 |
312256 |
0 |
0 |
| T23 |
0 |
257400 |
0 |
0 |
| T27 |
0 |
191296 |
0 |
0 |
| T30 |
72040 |
70112 |
0 |
0 |
| T31 |
0 |
23488 |
0 |
0 |
| T33 |
0 |
72320 |
0 |
0 |
| T34 |
0 |
56560 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
27329516 |
0 |
0 |
| T2 |
1476 |
1104 |
0 |
0 |
| T3 |
17574 |
0 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
0 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
0 |
0 |
0 |
| T8 |
99540 |
0 |
0 |
0 |
| T9 |
1673 |
0 |
0 |
0 |
| T10 |
99379 |
64640 |
0 |
0 |
| T12 |
0 |
120016 |
0 |
0 |
| T13 |
0 |
312256 |
0 |
0 |
| T23 |
0 |
257400 |
0 |
0 |
| T27 |
0 |
191296 |
0 |
0 |
| T30 |
72040 |
70112 |
0 |
0 |
| T31 |
0 |
23488 |
0 |
0 |
| T33 |
0 |
72320 |
0 |
0 |
| T34 |
0 |
56560 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
5605604 |
0 |
0 |
| T2 |
1476 |
161 |
0 |
0 |
| T3 |
17574 |
0 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
0 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
0 |
0 |
0 |
| T8 |
99540 |
0 |
0 |
0 |
| T9 |
1673 |
0 |
0 |
0 |
| T10 |
99379 |
30705 |
0 |
0 |
| T12 |
0 |
40832 |
0 |
0 |
| T13 |
0 |
104200 |
0 |
0 |
| T23 |
0 |
31096 |
0 |
0 |
| T27 |
0 |
68143 |
0 |
0 |
| T30 |
72040 |
0 |
0 |
0 |
| T31 |
0 |
9173 |
0 |
0 |
| T33 |
0 |
22034 |
0 |
0 |
| T34 |
0 |
11640 |
0 |
0 |
| T44 |
0 |
3206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T10,T30 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T10,T30 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T10,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T10,T30 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T10,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T10,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T10,T31 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T10,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T10,T30 |
| 0 |
0 |
Covered |
T2,T10,T30 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T10,T31 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
180168 |
0 |
0 |
| T2 |
1476 |
5 |
0 |
0 |
| T3 |
17574 |
0 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
0 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
0 |
0 |
0 |
| T8 |
99540 |
0 |
0 |
0 |
| T9 |
1673 |
0 |
0 |
0 |
| T10 |
99379 |
987 |
0 |
0 |
| T12 |
0 |
1304 |
0 |
0 |
| T13 |
0 |
3347 |
0 |
0 |
| T23 |
0 |
1000 |
0 |
0 |
| T27 |
0 |
2196 |
0 |
0 |
| T30 |
72040 |
0 |
0 |
0 |
| T31 |
0 |
293 |
0 |
0 |
| T33 |
0 |
711 |
0 |
0 |
| T34 |
0 |
375 |
0 |
0 |
| T44 |
0 |
103 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
27329516 |
0 |
0 |
| T2 |
1476 |
1104 |
0 |
0 |
| T3 |
17574 |
0 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
0 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
0 |
0 |
0 |
| T8 |
99540 |
0 |
0 |
0 |
| T9 |
1673 |
0 |
0 |
0 |
| T10 |
99379 |
64640 |
0 |
0 |
| T12 |
0 |
120016 |
0 |
0 |
| T13 |
0 |
312256 |
0 |
0 |
| T23 |
0 |
257400 |
0 |
0 |
| T27 |
0 |
191296 |
0 |
0 |
| T30 |
72040 |
70112 |
0 |
0 |
| T31 |
0 |
23488 |
0 |
0 |
| T33 |
0 |
72320 |
0 |
0 |
| T34 |
0 |
56560 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
27329516 |
0 |
0 |
| T2 |
1476 |
1104 |
0 |
0 |
| T3 |
17574 |
0 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
0 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
0 |
0 |
0 |
| T8 |
99540 |
0 |
0 |
0 |
| T9 |
1673 |
0 |
0 |
0 |
| T10 |
99379 |
64640 |
0 |
0 |
| T12 |
0 |
120016 |
0 |
0 |
| T13 |
0 |
312256 |
0 |
0 |
| T23 |
0 |
257400 |
0 |
0 |
| T27 |
0 |
191296 |
0 |
0 |
| T30 |
72040 |
70112 |
0 |
0 |
| T31 |
0 |
23488 |
0 |
0 |
| T33 |
0 |
72320 |
0 |
0 |
| T34 |
0 |
56560 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
27329516 |
0 |
0 |
| T2 |
1476 |
1104 |
0 |
0 |
| T3 |
17574 |
0 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
0 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
0 |
0 |
0 |
| T8 |
99540 |
0 |
0 |
0 |
| T9 |
1673 |
0 |
0 |
0 |
| T10 |
99379 |
64640 |
0 |
0 |
| T12 |
0 |
120016 |
0 |
0 |
| T13 |
0 |
312256 |
0 |
0 |
| T23 |
0 |
257400 |
0 |
0 |
| T27 |
0 |
191296 |
0 |
0 |
| T30 |
72040 |
70112 |
0 |
0 |
| T31 |
0 |
23488 |
0 |
0 |
| T33 |
0 |
72320 |
0 |
0 |
| T34 |
0 |
56560 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141253766 |
180168 |
0 |
0 |
| T2 |
1476 |
5 |
0 |
0 |
| T3 |
17574 |
0 |
0 |
0 |
| T4 |
29136 |
0 |
0 |
0 |
| T5 |
77434 |
0 |
0 |
0 |
| T6 |
42464 |
0 |
0 |
0 |
| T7 |
80730 |
0 |
0 |
0 |
| T8 |
99540 |
0 |
0 |
0 |
| T9 |
1673 |
0 |
0 |
0 |
| T10 |
99379 |
987 |
0 |
0 |
| T12 |
0 |
1304 |
0 |
0 |
| T13 |
0 |
3347 |
0 |
0 |
| T23 |
0 |
1000 |
0 |
0 |
| T27 |
0 |
2196 |
0 |
0 |
| T30 |
72040 |
0 |
0 |
0 |
| T31 |
0 |
293 |
0 |
0 |
| T33 |
0 |
711 |
0 |
0 |
| T34 |
0 |
375 |
0 |
0 |
| T44 |
0 |
103 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T3,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T3,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424438300 |
3048308 |
0 |
0 |
| T1 |
5967 |
832 |
0 |
0 |
| T2 |
6318 |
0 |
0 |
0 |
| T3 |
94514 |
3697 |
0 |
0 |
| T4 |
94896 |
832 |
0 |
0 |
| T5 |
50944 |
8309 |
0 |
0 |
| T6 |
17795 |
832 |
0 |
0 |
| T7 |
29930 |
832 |
0 |
0 |
| T8 |
600443 |
832 |
0 |
0 |
| T9 |
22878 |
3703 |
0 |
0 |
| T10 |
611398 |
832 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424438300 |
424349520 |
0 |
0 |
| T1 |
5967 |
5902 |
0 |
0 |
| T2 |
6318 |
6226 |
0 |
0 |
| T3 |
94514 |
94434 |
0 |
0 |
| T4 |
94896 |
94801 |
0 |
0 |
| T5 |
50944 |
50873 |
0 |
0 |
| T6 |
17795 |
17744 |
0 |
0 |
| T7 |
29930 |
29840 |
0 |
0 |
| T8 |
600443 |
600368 |
0 |
0 |
| T9 |
22878 |
22828 |
0 |
0 |
| T10 |
611398 |
611308 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424438300 |
424349520 |
0 |
0 |
| T1 |
5967 |
5902 |
0 |
0 |
| T2 |
6318 |
6226 |
0 |
0 |
| T3 |
94514 |
94434 |
0 |
0 |
| T4 |
94896 |
94801 |
0 |
0 |
| T5 |
50944 |
50873 |
0 |
0 |
| T6 |
17795 |
17744 |
0 |
0 |
| T7 |
29930 |
29840 |
0 |
0 |
| T8 |
600443 |
600368 |
0 |
0 |
| T9 |
22878 |
22828 |
0 |
0 |
| T10 |
611398 |
611308 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424438300 |
424349520 |
0 |
0 |
| T1 |
5967 |
5902 |
0 |
0 |
| T2 |
6318 |
6226 |
0 |
0 |
| T3 |
94514 |
94434 |
0 |
0 |
| T4 |
94896 |
94801 |
0 |
0 |
| T5 |
50944 |
50873 |
0 |
0 |
| T6 |
17795 |
17744 |
0 |
0 |
| T7 |
29930 |
29840 |
0 |
0 |
| T8 |
600443 |
600368 |
0 |
0 |
| T9 |
22878 |
22828 |
0 |
0 |
| T10 |
611398 |
611308 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424438300 |
3048308 |
0 |
0 |
| T1 |
5967 |
832 |
0 |
0 |
| T2 |
6318 |
0 |
0 |
0 |
| T3 |
94514 |
3697 |
0 |
0 |
| T4 |
94896 |
832 |
0 |
0 |
| T5 |
50944 |
8309 |
0 |
0 |
| T6 |
17795 |
832 |
0 |
0 |
| T7 |
29930 |
832 |
0 |
0 |
| T8 |
600443 |
832 |
0 |
0 |
| T9 |
22878 |
3703 |
0 |
0 |
| T10 |
611398 |
832 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424438300 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424438300 |
424349520 |
0 |
0 |
| T1 |
5967 |
5902 |
0 |
0 |
| T2 |
6318 |
6226 |
0 |
0 |
| T3 |
94514 |
94434 |
0 |
0 |
| T4 |
94896 |
94801 |
0 |
0 |
| T5 |
50944 |
50873 |
0 |
0 |
| T6 |
17795 |
17744 |
0 |
0 |
| T7 |
29930 |
29840 |
0 |
0 |
| T8 |
600443 |
600368 |
0 |
0 |
| T9 |
22878 |
22828 |
0 |
0 |
| T10 |
611398 |
611308 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424438300 |
424349520 |
0 |
0 |
| T1 |
5967 |
5902 |
0 |
0 |
| T2 |
6318 |
6226 |
0 |
0 |
| T3 |
94514 |
94434 |
0 |
0 |
| T4 |
94896 |
94801 |
0 |
0 |
| T5 |
50944 |
50873 |
0 |
0 |
| T6 |
17795 |
17744 |
0 |
0 |
| T7 |
29930 |
29840 |
0 |
0 |
| T8 |
600443 |
600368 |
0 |
0 |
| T9 |
22878 |
22828 |
0 |
0 |
| T10 |
611398 |
611308 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424438300 |
424349520 |
0 |
0 |
| T1 |
5967 |
5902 |
0 |
0 |
| T2 |
6318 |
6226 |
0 |
0 |
| T3 |
94514 |
94434 |
0 |
0 |
| T4 |
94896 |
94801 |
0 |
0 |
| T5 |
50944 |
50873 |
0 |
0 |
| T6 |
17795 |
17744 |
0 |
0 |
| T7 |
29930 |
29840 |
0 |
0 |
| T8 |
600443 |
600368 |
0 |
0 |
| T9 |
22878 |
22828 |
0 |
0 |
| T10 |
611398 |
611308 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424438300 |
0 |
0 |
0 |