Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 588961027 3314723 0 0
gen_wmask[1].MaskCheckPortA_A 588961027 3314723 0 0
gen_wmask[2].MaskCheckPortA_A 588961027 3314723 0 0
gen_wmask[3].MaskCheckPortA_A 588961027 3314723 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 588961027 3314723 0 0
T2 806473 6202 0 0
T3 789115 9982 0 0
T4 173104 844 0 0
T5 1600 0 0 0
T6 1275980 14425 0 0
T7 147689 832 0 0
T8 3563 832 0 0
T9 1417 0 0 0
T10 7839 0 0 0
T12 102427 22439 0 0
T13 66192 832 0 0
T14 1258 0 0 0
T15 288 0 0 0
T16 0 832 0 0
T18 0 4045 0 0
T23 1199 0 0 0
T26 0 1432 0 0
T27 0 6380 0 0
T28 0 1854 0 0
T37 0 3448 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 588961027 3314723 0 0
T2 806473 6202 0 0
T3 789115 9982 0 0
T4 173104 844 0 0
T5 1600 0 0 0
T6 1275980 14425 0 0
T7 147689 832 0 0
T8 3563 832 0 0
T9 1417 0 0 0
T10 7839 0 0 0
T12 102427 22439 0 0
T13 66192 832 0 0
T14 1258 0 0 0
T15 288 0 0 0
T16 0 832 0 0
T18 0 4045 0 0
T23 1199 0 0 0
T26 0 1432 0 0
T27 0 6380 0 0
T28 0 1854 0 0
T37 0 3448 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 588961027 3314723 0 0
T2 806473 6202 0 0
T3 789115 9982 0 0
T4 173104 844 0 0
T5 1600 0 0 0
T6 1275980 14425 0 0
T7 147689 832 0 0
T8 3563 832 0 0
T9 1417 0 0 0
T10 7839 0 0 0
T12 102427 22439 0 0
T13 66192 832 0 0
T14 1258 0 0 0
T15 288 0 0 0
T16 0 832 0 0
T18 0 4045 0 0
T23 1199 0 0 0
T26 0 1432 0 0
T27 0 6380 0 0
T28 0 1854 0 0
T37 0 3448 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 588961027 3314723 0 0
T2 806473 6202 0 0
T3 789115 9982 0 0
T4 173104 844 0 0
T5 1600 0 0 0
T6 1275980 14425 0 0
T7 147689 832 0 0
T8 3563 832 0 0
T9 1417 0 0 0
T10 7839 0 0 0
T12 102427 22439 0 0
T13 66192 832 0 0
T14 1258 0 0 0
T15 288 0 0 0
T16 0 832 0 0
T18 0 4045 0 0
T23 1199 0 0 0
T26 0 1432 0 0
T27 0 6380 0 0
T28 0 1854 0 0
T37 0 3448 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T2,T3,T4


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 440076356 2081365 0 0
gen_wmask[1].MaskCheckPortA_A 440076356 2081365 0 0
gen_wmask[2].MaskCheckPortA_A 440076356 2081365 0 0
gen_wmask[3].MaskCheckPortA_A 440076356 2081365 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 440076356 2081365 0 0
T2 184929 2074 0 0
T3 298444 4992 0 0
T4 132844 832 0 0
T5 1600 0 0 0
T6 495582 9152 0 0
T7 129407 832 0 0
T8 3491 832 0 0
T9 1417 0 0 0
T10 7839 0 0 0
T12 0 11496 0 0
T13 0 832 0 0
T16 0 832 0 0
T23 1199 0 0 0
T26 0 483 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 440076356 2081365 0 0
T2 184929 2074 0 0
T3 298444 4992 0 0
T4 132844 832 0 0
T5 1600 0 0 0
T6 495582 9152 0 0
T7 129407 832 0 0
T8 3491 832 0 0
T9 1417 0 0 0
T10 7839 0 0 0
T12 0 11496 0 0
T13 0 832 0 0
T16 0 832 0 0
T23 1199 0 0 0
T26 0 483 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 440076356 2081365 0 0
T2 184929 2074 0 0
T3 298444 4992 0 0
T4 132844 832 0 0
T5 1600 0 0 0
T6 495582 9152 0 0
T7 129407 832 0 0
T8 3491 832 0 0
T9 1417 0 0 0
T10 7839 0 0 0
T12 0 11496 0 0
T13 0 832 0 0
T16 0 832 0 0
T23 1199 0 0 0
T26 0 483 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 440076356 2081365 0 0
T2 184929 2074 0 0
T3 298444 4992 0 0
T4 132844 832 0 0
T5 1600 0 0 0
T6 495582 9152 0 0
T7 129407 832 0 0
T8 3491 832 0 0
T9 1417 0 0 0
T10 7839 0 0 0
T12 0 11496 0 0
T13 0 832 0 0
T16 0 832 0 0
T23 1199 0 0 0
T26 0 483 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T2,T3,T4


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 148884671 1233358 0 0
gen_wmask[1].MaskCheckPortA_A 148884671 1233358 0 0
gen_wmask[2].MaskCheckPortA_A 148884671 1233358 0 0
gen_wmask[3].MaskCheckPortA_A 148884671 1233358 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 148884671 1233358 0 0
T2 621544 4128 0 0
T3 490671 4990 0 0
T4 40260 12 0 0
T6 780398 5273 0 0
T7 18282 0 0 0
T8 72 0 0 0
T12 102427 10943 0 0
T13 66192 0 0 0
T14 1258 0 0 0
T15 288 0 0 0
T18 0 4045 0 0
T26 0 949 0 0
T27 0 6380 0 0
T28 0 1854 0 0
T37 0 3448 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 148884671 1233358 0 0
T2 621544 4128 0 0
T3 490671 4990 0 0
T4 40260 12 0 0
T6 780398 5273 0 0
T7 18282 0 0 0
T8 72 0 0 0
T12 102427 10943 0 0
T13 66192 0 0 0
T14 1258 0 0 0
T15 288 0 0 0
T18 0 4045 0 0
T26 0 949 0 0
T27 0 6380 0 0
T28 0 1854 0 0
T37 0 3448 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 148884671 1233358 0 0
T2 621544 4128 0 0
T3 490671 4990 0 0
T4 40260 12 0 0
T6 780398 5273 0 0
T7 18282 0 0 0
T8 72 0 0 0
T12 102427 10943 0 0
T13 66192 0 0 0
T14 1258 0 0 0
T15 288 0 0 0
T18 0 4045 0 0
T26 0 949 0 0
T27 0 6380 0 0
T28 0 1854 0 0
T37 0 3448 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 148884671 1233358 0 0
T2 621544 4128 0 0
T3 490671 4990 0 0
T4 40260 12 0 0
T6 780398 5273 0 0
T7 18282 0 0 0
T8 72 0 0 0
T12 102427 10943 0 0
T13 66192 0 0 0
T14 1258 0 0 0
T15 288 0 0 0
T18 0 4045 0 0
T26 0 949 0 0
T27 0 6380 0 0
T28 0 1854 0 0
T37 0 3448 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%