Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T3,T4,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T6 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
22387064 |
0 |
0 |
T3 |
490671 |
87866 |
0 |
0 |
T4 |
40260 |
16 |
0 |
0 |
T6 |
780398 |
133484 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
12 |
0 |
0 |
T12 |
102427 |
185023 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
16133 |
7281 |
0 |
0 |
T18 |
0 |
16823 |
0 |
0 |
T27 |
0 |
111157 |
0 |
0 |
T37 |
0 |
31149 |
0 |
0 |
T40 |
0 |
7710 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
120814424 |
0 |
0 |
T2 |
621544 |
5 |
0 |
0 |
T3 |
490671 |
489173 |
0 |
0 |
T4 |
40260 |
39846 |
0 |
0 |
T6 |
780398 |
776243 |
0 |
0 |
T7 |
18282 |
17792 |
0 |
0 |
T8 |
72 |
72 |
0 |
0 |
T12 |
102427 |
917822 |
0 |
0 |
T13 |
66192 |
66192 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
0 |
15692 |
0 |
0 |
T17 |
0 |
59722 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
120814424 |
0 |
0 |
T2 |
621544 |
5 |
0 |
0 |
T3 |
490671 |
489173 |
0 |
0 |
T4 |
40260 |
39846 |
0 |
0 |
T6 |
780398 |
776243 |
0 |
0 |
T7 |
18282 |
17792 |
0 |
0 |
T8 |
72 |
72 |
0 |
0 |
T12 |
102427 |
917822 |
0 |
0 |
T13 |
66192 |
66192 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
0 |
15692 |
0 |
0 |
T17 |
0 |
59722 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
120814424 |
0 |
0 |
T2 |
621544 |
5 |
0 |
0 |
T3 |
490671 |
489173 |
0 |
0 |
T4 |
40260 |
39846 |
0 |
0 |
T6 |
780398 |
776243 |
0 |
0 |
T7 |
18282 |
17792 |
0 |
0 |
T8 |
72 |
72 |
0 |
0 |
T12 |
102427 |
917822 |
0 |
0 |
T13 |
66192 |
66192 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
0 |
15692 |
0 |
0 |
T17 |
0 |
59722 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
22387064 |
0 |
0 |
T3 |
490671 |
87866 |
0 |
0 |
T4 |
40260 |
16 |
0 |
0 |
T6 |
780398 |
133484 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
12 |
0 |
0 |
T12 |
102427 |
185023 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
16133 |
7281 |
0 |
0 |
T18 |
0 |
16823 |
0 |
0 |
T27 |
0 |
111157 |
0 |
0 |
T37 |
0 |
31149 |
0 |
0 |
T40 |
0 |
7710 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Covered | T3,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T3,T4,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T6 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
23513629 |
0 |
0 |
T3 |
490671 |
92668 |
0 |
0 |
T4 |
40260 |
14 |
0 |
0 |
T6 |
780398 |
139675 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
8 |
0 |
0 |
T12 |
102427 |
195432 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
16133 |
7620 |
0 |
0 |
T18 |
0 |
17624 |
0 |
0 |
T27 |
0 |
117205 |
0 |
0 |
T37 |
0 |
32197 |
0 |
0 |
T40 |
0 |
8470 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
120814424 |
0 |
0 |
T2 |
621544 |
5 |
0 |
0 |
T3 |
490671 |
489173 |
0 |
0 |
T4 |
40260 |
39846 |
0 |
0 |
T6 |
780398 |
776243 |
0 |
0 |
T7 |
18282 |
17792 |
0 |
0 |
T8 |
72 |
72 |
0 |
0 |
T12 |
102427 |
917822 |
0 |
0 |
T13 |
66192 |
66192 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
0 |
15692 |
0 |
0 |
T17 |
0 |
59722 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
120814424 |
0 |
0 |
T2 |
621544 |
5 |
0 |
0 |
T3 |
490671 |
489173 |
0 |
0 |
T4 |
40260 |
39846 |
0 |
0 |
T6 |
780398 |
776243 |
0 |
0 |
T7 |
18282 |
17792 |
0 |
0 |
T8 |
72 |
72 |
0 |
0 |
T12 |
102427 |
917822 |
0 |
0 |
T13 |
66192 |
66192 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
0 |
15692 |
0 |
0 |
T17 |
0 |
59722 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
120814424 |
0 |
0 |
T2 |
621544 |
5 |
0 |
0 |
T3 |
490671 |
489173 |
0 |
0 |
T4 |
40260 |
39846 |
0 |
0 |
T6 |
780398 |
776243 |
0 |
0 |
T7 |
18282 |
17792 |
0 |
0 |
T8 |
72 |
72 |
0 |
0 |
T12 |
102427 |
917822 |
0 |
0 |
T13 |
66192 |
66192 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
0 |
15692 |
0 |
0 |
T17 |
0 |
59722 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
23513629 |
0 |
0 |
T3 |
490671 |
92668 |
0 |
0 |
T4 |
40260 |
14 |
0 |
0 |
T6 |
780398 |
139675 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
8 |
0 |
0 |
T12 |
102427 |
195432 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
16133 |
7620 |
0 |
0 |
T18 |
0 |
17624 |
0 |
0 |
T27 |
0 |
117205 |
0 |
0 |
T37 |
0 |
32197 |
0 |
0 |
T40 |
0 |
8470 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
120814424 |
0 |
0 |
T2 |
621544 |
5 |
0 |
0 |
T3 |
490671 |
489173 |
0 |
0 |
T4 |
40260 |
39846 |
0 |
0 |
T6 |
780398 |
776243 |
0 |
0 |
T7 |
18282 |
17792 |
0 |
0 |
T8 |
72 |
72 |
0 |
0 |
T12 |
102427 |
917822 |
0 |
0 |
T13 |
66192 |
66192 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
0 |
15692 |
0 |
0 |
T17 |
0 |
59722 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
120814424 |
0 |
0 |
T2 |
621544 |
5 |
0 |
0 |
T3 |
490671 |
489173 |
0 |
0 |
T4 |
40260 |
39846 |
0 |
0 |
T6 |
780398 |
776243 |
0 |
0 |
T7 |
18282 |
17792 |
0 |
0 |
T8 |
72 |
72 |
0 |
0 |
T12 |
102427 |
917822 |
0 |
0 |
T13 |
66192 |
66192 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
0 |
15692 |
0 |
0 |
T17 |
0 |
59722 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
120814424 |
0 |
0 |
T2 |
621544 |
5 |
0 |
0 |
T3 |
490671 |
489173 |
0 |
0 |
T4 |
40260 |
39846 |
0 |
0 |
T6 |
780398 |
776243 |
0 |
0 |
T7 |
18282 |
17792 |
0 |
0 |
T8 |
72 |
72 |
0 |
0 |
T12 |
102427 |
917822 |
0 |
0 |
T13 |
66192 |
66192 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
0 |
15692 |
0 |
0 |
T17 |
0 |
59722 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T12,T26 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T12,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T12,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T12,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T12,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T12,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T12,T26 |
1 | 0 | 1 | Covered | T2,T12,T26 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T12,T26 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T12,T26 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T12,T26 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T12,T26 |
1 | 0 | Covered | T2,T12,T26 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T12,T26 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T12,T14 |
0 |
0 |
Covered |
T2,T12,T14 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T12,T26 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
5764224 |
0 |
0 |
T2 |
621544 |
64457 |
0 |
0 |
T3 |
490671 |
0 |
0 |
0 |
T4 |
40260 |
0 |
0 |
0 |
T6 |
780398 |
0 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
0 |
0 |
0 |
T12 |
102427 |
21257 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T18 |
0 |
31808 |
0 |
0 |
T26 |
0 |
15021 |
0 |
0 |
T27 |
0 |
8895 |
0 |
0 |
T28 |
0 |
24916 |
0 |
0 |
T34 |
0 |
43911 |
0 |
0 |
T37 |
0 |
48679 |
0 |
0 |
T39 |
0 |
27537 |
0 |
0 |
T49 |
0 |
37141 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
26737931 |
0 |
0 |
T2 |
621544 |
613536 |
0 |
0 |
T3 |
490671 |
0 |
0 |
0 |
T4 |
40260 |
0 |
0 |
0 |
T6 |
780398 |
0 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
0 |
0 |
0 |
T12 |
102427 |
100600 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
1008 |
0 |
0 |
T15 |
288 |
288 |
0 |
0 |
T18 |
0 |
121952 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
68248 |
0 |
0 |
T27 |
0 |
22288 |
0 |
0 |
T28 |
0 |
65728 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
26737931 |
0 |
0 |
T2 |
621544 |
613536 |
0 |
0 |
T3 |
490671 |
0 |
0 |
0 |
T4 |
40260 |
0 |
0 |
0 |
T6 |
780398 |
0 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
0 |
0 |
0 |
T12 |
102427 |
100600 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
1008 |
0 |
0 |
T15 |
288 |
288 |
0 |
0 |
T18 |
0 |
121952 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
68248 |
0 |
0 |
T27 |
0 |
22288 |
0 |
0 |
T28 |
0 |
65728 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
26737931 |
0 |
0 |
T2 |
621544 |
613536 |
0 |
0 |
T3 |
490671 |
0 |
0 |
0 |
T4 |
40260 |
0 |
0 |
0 |
T6 |
780398 |
0 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
0 |
0 |
0 |
T12 |
102427 |
100600 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
1008 |
0 |
0 |
T15 |
288 |
288 |
0 |
0 |
T18 |
0 |
121952 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
68248 |
0 |
0 |
T27 |
0 |
22288 |
0 |
0 |
T28 |
0 |
65728 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
5764224 |
0 |
0 |
T2 |
621544 |
64457 |
0 |
0 |
T3 |
490671 |
0 |
0 |
0 |
T4 |
40260 |
0 |
0 |
0 |
T6 |
780398 |
0 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
0 |
0 |
0 |
T12 |
102427 |
21257 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T18 |
0 |
31808 |
0 |
0 |
T26 |
0 |
15021 |
0 |
0 |
T27 |
0 |
8895 |
0 |
0 |
T28 |
0 |
24916 |
0 |
0 |
T34 |
0 |
43911 |
0 |
0 |
T37 |
0 |
48679 |
0 |
0 |
T39 |
0 |
27537 |
0 |
0 |
T49 |
0 |
37141 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T12,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T12,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T12,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T12,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T12,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T12,T26 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T12,T26 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T12,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T12,T14 |
0 |
0 |
Covered |
T2,T12,T14 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T12,T26 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
185237 |
0 |
0 |
T2 |
621544 |
2074 |
0 |
0 |
T3 |
490671 |
0 |
0 |
0 |
T4 |
40260 |
0 |
0 |
0 |
T6 |
780398 |
0 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
0 |
0 |
0 |
T12 |
102427 |
680 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T18 |
0 |
1023 |
0 |
0 |
T26 |
0 |
483 |
0 |
0 |
T27 |
0 |
287 |
0 |
0 |
T28 |
0 |
804 |
0 |
0 |
T34 |
0 |
1410 |
0 |
0 |
T37 |
0 |
1569 |
0 |
0 |
T39 |
0 |
887 |
0 |
0 |
T49 |
0 |
1190 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
26737931 |
0 |
0 |
T2 |
621544 |
613536 |
0 |
0 |
T3 |
490671 |
0 |
0 |
0 |
T4 |
40260 |
0 |
0 |
0 |
T6 |
780398 |
0 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
0 |
0 |
0 |
T12 |
102427 |
100600 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
1008 |
0 |
0 |
T15 |
288 |
288 |
0 |
0 |
T18 |
0 |
121952 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
68248 |
0 |
0 |
T27 |
0 |
22288 |
0 |
0 |
T28 |
0 |
65728 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
26737931 |
0 |
0 |
T2 |
621544 |
613536 |
0 |
0 |
T3 |
490671 |
0 |
0 |
0 |
T4 |
40260 |
0 |
0 |
0 |
T6 |
780398 |
0 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
0 |
0 |
0 |
T12 |
102427 |
100600 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
1008 |
0 |
0 |
T15 |
288 |
288 |
0 |
0 |
T18 |
0 |
121952 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
68248 |
0 |
0 |
T27 |
0 |
22288 |
0 |
0 |
T28 |
0 |
65728 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
26737931 |
0 |
0 |
T2 |
621544 |
613536 |
0 |
0 |
T3 |
490671 |
0 |
0 |
0 |
T4 |
40260 |
0 |
0 |
0 |
T6 |
780398 |
0 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
0 |
0 |
0 |
T12 |
102427 |
100600 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
1008 |
0 |
0 |
T15 |
288 |
288 |
0 |
0 |
T18 |
0 |
121952 |
0 |
0 |
T24 |
0 |
936 |
0 |
0 |
T25 |
0 |
432 |
0 |
0 |
T26 |
0 |
68248 |
0 |
0 |
T27 |
0 |
22288 |
0 |
0 |
T28 |
0 |
65728 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148884671 |
185237 |
0 |
0 |
T2 |
621544 |
2074 |
0 |
0 |
T3 |
490671 |
0 |
0 |
0 |
T4 |
40260 |
0 |
0 |
0 |
T6 |
780398 |
0 |
0 |
0 |
T7 |
18282 |
0 |
0 |
0 |
T8 |
72 |
0 |
0 |
0 |
T12 |
102427 |
680 |
0 |
0 |
T13 |
66192 |
0 |
0 |
0 |
T14 |
1258 |
0 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T18 |
0 |
1023 |
0 |
0 |
T26 |
0 |
483 |
0 |
0 |
T27 |
0 |
287 |
0 |
0 |
T28 |
0 |
804 |
0 |
0 |
T34 |
0 |
1410 |
0 |
0 |
T37 |
0 |
1569 |
0 |
0 |
T39 |
0 |
887 |
0 |
0 |
T49 |
0 |
1190 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
440076356 |
3134750 |
0 |
0 |
T3 |
298444 |
10709 |
0 |
0 |
T4 |
132844 |
834 |
0 |
0 |
T5 |
1600 |
0 |
0 |
0 |
T6 |
495582 |
20960 |
0 |
0 |
T7 |
129407 |
832 |
0 |
0 |
T8 |
3491 |
834 |
0 |
0 |
T9 |
1417 |
0 |
0 |
0 |
T10 |
7839 |
0 |
0 |
0 |
T11 |
1384 |
0 |
0 |
0 |
T12 |
0 |
10816 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
T17 |
0 |
832 |
0 |
0 |
T18 |
0 |
24505 |
0 |
0 |
T23 |
1199 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
440076356 |
439990160 |
0 |
0 |
T1 |
1517 |
1435 |
0 |
0 |
T2 |
184929 |
184860 |
0 |
0 |
T3 |
298444 |
298436 |
0 |
0 |
T4 |
132844 |
132760 |
0 |
0 |
T5 |
1600 |
1527 |
0 |
0 |
T6 |
495582 |
495511 |
0 |
0 |
T7 |
129407 |
129326 |
0 |
0 |
T8 |
3491 |
3410 |
0 |
0 |
T9 |
1417 |
1356 |
0 |
0 |
T10 |
7839 |
5539 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
440076356 |
439990160 |
0 |
0 |
T1 |
1517 |
1435 |
0 |
0 |
T2 |
184929 |
184860 |
0 |
0 |
T3 |
298444 |
298436 |
0 |
0 |
T4 |
132844 |
132760 |
0 |
0 |
T5 |
1600 |
1527 |
0 |
0 |
T6 |
495582 |
495511 |
0 |
0 |
T7 |
129407 |
129326 |
0 |
0 |
T8 |
3491 |
3410 |
0 |
0 |
T9 |
1417 |
1356 |
0 |
0 |
T10 |
7839 |
5539 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
440076356 |
439990160 |
0 |
0 |
T1 |
1517 |
1435 |
0 |
0 |
T2 |
184929 |
184860 |
0 |
0 |
T3 |
298444 |
298436 |
0 |
0 |
T4 |
132844 |
132760 |
0 |
0 |
T5 |
1600 |
1527 |
0 |
0 |
T6 |
495582 |
495511 |
0 |
0 |
T7 |
129407 |
129326 |
0 |
0 |
T8 |
3491 |
3410 |
0 |
0 |
T9 |
1417 |
1356 |
0 |
0 |
T10 |
7839 |
5539 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
440076356 |
3134750 |
0 |
0 |
T3 |
298444 |
10709 |
0 |
0 |
T4 |
132844 |
834 |
0 |
0 |
T5 |
1600 |
0 |
0 |
0 |
T6 |
495582 |
20960 |
0 |
0 |
T7 |
129407 |
832 |
0 |
0 |
T8 |
3491 |
834 |
0 |
0 |
T9 |
1417 |
0 |
0 |
0 |
T10 |
7839 |
0 |
0 |
0 |
T11 |
1384 |
0 |
0 |
0 |
T12 |
0 |
10816 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
T17 |
0 |
832 |
0 |
0 |
T18 |
0 |
24505 |
0 |
0 |
T23 |
1199 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
440076356 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
440076356 |
439990160 |
0 |
0 |
T1 |
1517 |
1435 |
0 |
0 |
T2 |
184929 |
184860 |
0 |
0 |
T3 |
298444 |
298436 |
0 |
0 |
T4 |
132844 |
132760 |
0 |
0 |
T5 |
1600 |
1527 |
0 |
0 |
T6 |
495582 |
495511 |
0 |
0 |
T7 |
129407 |
129326 |
0 |
0 |
T8 |
3491 |
3410 |
0 |
0 |
T9 |
1417 |
1356 |
0 |
0 |
T10 |
7839 |
5539 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
440076356 |
439990160 |
0 |
0 |
T1 |
1517 |
1435 |
0 |
0 |
T2 |
184929 |
184860 |
0 |
0 |
T3 |
298444 |
298436 |
0 |
0 |
T4 |
132844 |
132760 |
0 |
0 |
T5 |
1600 |
1527 |
0 |
0 |
T6 |
495582 |
495511 |
0 |
0 |
T7 |
129407 |
129326 |
0 |
0 |
T8 |
3491 |
3410 |
0 |
0 |
T9 |
1417 |
1356 |
0 |
0 |
T10 |
7839 |
5539 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
440076356 |
439990160 |
0 |
0 |
T1 |
1517 |
1435 |
0 |
0 |
T2 |
184929 |
184860 |
0 |
0 |
T3 |
298444 |
298436 |
0 |
0 |
T4 |
132844 |
132760 |
0 |
0 |
T5 |
1600 |
1527 |
0 |
0 |
T6 |
495582 |
495511 |
0 |
0 |
T7 |
129407 |
129326 |
0 |
0 |
T8 |
3491 |
3410 |
0 |
0 |
T9 |
1417 |
1356 |
0 |
0 |
T10 |
7839 |
5539 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
440076356 |
0 |
0 |
0 |