Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T4,T8
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 600640484 3467758 0 0
gen_wmask[1].MaskCheckPortA_A 600640484 3467758 0 0
gen_wmask[2].MaskCheckPortA_A 600640484 3467758 0 0
gen_wmask[3].MaskCheckPortA_A 600640484 3467758 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 600640484 3467758 0 0
T1 3083 832 0 0
T2 12283 832 0 0
T3 1100 0 0 0
T4 1083506 12568 0 0
T5 951 0 0 0
T6 2935 0 0 0
T7 290759 832 0 0
T8 402349 832 0 0
T9 2946 0 0 0
T10 2592 16 0 0
T11 53069 832 0 0
T12 506787 12127 0 0
T13 8368 832 0 0
T14 32517 1344 0 0
T15 3226 0 0 0
T18 0 3193 0 0
T28 0 3256 0 0
T29 0 4579 0 0
T30 0 2186 0 0
T31 0 4870 0 0
T39 0 17121 0 0
T40 0 1192 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 600640484 3467758 0 0
T1 3083 832 0 0
T2 12283 832 0 0
T3 1100 0 0 0
T4 1083506 12568 0 0
T5 951 0 0 0
T6 2935 0 0 0
T7 290759 832 0 0
T8 402349 832 0 0
T9 2946 0 0 0
T10 2592 16 0 0
T11 53069 832 0 0
T12 506787 12127 0 0
T13 8368 832 0 0
T14 32517 1344 0 0
T15 3226 0 0 0
T18 0 3193 0 0
T28 0 3256 0 0
T29 0 4579 0 0
T30 0 2186 0 0
T31 0 4870 0 0
T39 0 17121 0 0
T40 0 1192 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 600640484 3467758 0 0
T1 3083 832 0 0
T2 12283 832 0 0
T3 1100 0 0 0
T4 1083506 12568 0 0
T5 951 0 0 0
T6 2935 0 0 0
T7 290759 832 0 0
T8 402349 832 0 0
T9 2946 0 0 0
T10 2592 16 0 0
T11 53069 832 0 0
T12 506787 12127 0 0
T13 8368 832 0 0
T14 32517 1344 0 0
T15 3226 0 0 0
T18 0 3193 0 0
T28 0 3256 0 0
T29 0 4579 0 0
T30 0 2186 0 0
T31 0 4870 0 0
T39 0 17121 0 0
T40 0 1192 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 600640484 3467758 0 0
T1 3083 832 0 0
T2 12283 832 0 0
T3 1100 0 0 0
T4 1083506 12568 0 0
T5 951 0 0 0
T6 2935 0 0 0
T7 290759 832 0 0
T8 402349 832 0 0
T9 2946 0 0 0
T10 2592 16 0 0
T11 53069 832 0 0
T12 506787 12127 0 0
T13 8368 832 0 0
T14 32517 1344 0 0
T15 3226 0 0 0
T18 0 3193 0 0
T28 0 3256 0 0
T29 0 4579 0 0
T30 0 2186 0 0
T31 0 4870 0 0
T39 0 17121 0 0
T40 0 1192 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T4,T8
0 Covered T2,T4,T6


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 447423107 2075014 0 0
gen_wmask[1].MaskCheckPortA_A 447423107 2075014 0 0
gen_wmask[2].MaskCheckPortA_A 447423107 2075014 0 0
gen_wmask[3].MaskCheckPortA_A 447423107 2075014 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 447423107 2075014 0 0
T1 3083 832 0 0
T2 12283 832 0 0
T3 1100 0 0 0
T4 393735 7918 0 0
T5 951 0 0 0
T6 2287 0 0 0
T7 249719 832 0 0
T8 302939 832 0 0
T9 2946 0 0 0
T10 1832 13 0 0
T11 0 832 0 0
T12 0 9984 0 0
T13 0 832 0 0
T14 0 1344 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 447423107 2075014 0 0
T1 3083 832 0 0
T2 12283 832 0 0
T3 1100 0 0 0
T4 393735 7918 0 0
T5 951 0 0 0
T6 2287 0 0 0
T7 249719 832 0 0
T8 302939 832 0 0
T9 2946 0 0 0
T10 1832 13 0 0
T11 0 832 0 0
T12 0 9984 0 0
T13 0 832 0 0
T14 0 1344 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 447423107 2075014 0 0
T1 3083 832 0 0
T2 12283 832 0 0
T3 1100 0 0 0
T4 393735 7918 0 0
T5 951 0 0 0
T6 2287 0 0 0
T7 249719 832 0 0
T8 302939 832 0 0
T9 2946 0 0 0
T10 1832 13 0 0
T11 0 832 0 0
T12 0 9984 0 0
T13 0 832 0 0
T14 0 1344 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 447423107 2075014 0 0
T1 3083 832 0 0
T2 12283 832 0 0
T3 1100 0 0 0
T4 393735 7918 0 0
T5 951 0 0 0
T6 2287 0 0 0
T7 249719 832 0 0
T8 302939 832 0 0
T9 2946 0 0 0
T10 1832 13 0 0
T11 0 832 0 0
T12 0 9984 0 0
T13 0 832 0 0
T14 0 1344 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T4,T10,T12
0 Covered T2,T4,T6


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T4,T10,T12
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 153217377 1392744 0 0
gen_wmask[1].MaskCheckPortA_A 153217377 1392744 0 0
gen_wmask[2].MaskCheckPortA_A 153217377 1392744 0 0
gen_wmask[3].MaskCheckPortA_A 153217377 1392744 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153217377 1392744 0 0
T4 689771 4650 0 0
T6 648 0 0 0
T7 41040 0 0 0
T8 99410 0 0 0
T10 760 3 0 0
T11 53069 0 0 0
T12 506787 2143 0 0
T13 8368 0 0 0
T14 32517 0 0 0
T15 3226 0 0 0
T18 0 3193 0 0
T28 0 3256 0 0
T29 0 4579 0 0
T30 0 2186 0 0
T31 0 4870 0 0
T39 0 17121 0 0
T40 0 1192 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153217377 1392744 0 0
T4 689771 4650 0 0
T6 648 0 0 0
T7 41040 0 0 0
T8 99410 0 0 0
T10 760 3 0 0
T11 53069 0 0 0
T12 506787 2143 0 0
T13 8368 0 0 0
T14 32517 0 0 0
T15 3226 0 0 0
T18 0 3193 0 0
T28 0 3256 0 0
T29 0 4579 0 0
T30 0 2186 0 0
T31 0 4870 0 0
T39 0 17121 0 0
T40 0 1192 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153217377 1392744 0 0
T4 689771 4650 0 0
T6 648 0 0 0
T7 41040 0 0 0
T8 99410 0 0 0
T10 760 3 0 0
T11 53069 0 0 0
T12 506787 2143 0 0
T13 8368 0 0 0
T14 32517 0 0 0
T15 3226 0 0 0
T18 0 3193 0 0
T28 0 3256 0 0
T29 0 4579 0 0
T30 0 2186 0 0
T31 0 4870 0 0
T39 0 17121 0 0
T40 0 1192 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153217377 1392744 0 0
T4 689771 4650 0 0
T6 648 0 0 0
T7 41040 0 0 0
T8 99410 0 0 0
T10 760 3 0 0
T11 53069 0 0 0
T12 506787 2143 0 0
T13 8368 0 0 0
T14 32517 0 0 0
T15 3226 0 0 0
T18 0 3193 0 0
T28 0 3256 0 0
T29 0 4579 0 0
T30 0 2186 0 0
T31 0 4870 0 0
T39 0 17121 0 0
T40 0 1192 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%