Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 576025763 3142001 0 0
gen_wmask[1].MaskCheckPortA_A 576025763 3142001 0 0
gen_wmask[2].MaskCheckPortA_A 576025763 3142001 0 0
gen_wmask[3].MaskCheckPortA_A 576025763 3142001 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 576025763 3142001 0 0
T1 419661 832 0 0
T2 608937 4776 0 0
T3 30762 832 0 0
T4 420051 1088 0 0
T5 125337 832 0 0
T6 637705 1856 0 0
T7 9540 832 0 0
T8 9803 832 0 0
T9 1320924 19974 0 0
T10 440489 0 0 0
T11 0 3 0 0
T12 0 400 0 0
T30 2032 132 0 0
T31 0 2007 0 0
T33 0 10989 0 0
T39 0 516 0 0
T40 0 1028 0 0
T41 0 3523 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 576025763 3142001 0 0
T1 419661 832 0 0
T2 608937 4776 0 0
T3 30762 832 0 0
T4 420051 1088 0 0
T5 125337 832 0 0
T6 637705 1856 0 0
T7 9540 832 0 0
T8 9803 832 0 0
T9 1320924 19974 0 0
T10 440489 0 0 0
T11 0 3 0 0
T12 0 400 0 0
T30 2032 132 0 0
T31 0 2007 0 0
T33 0 10989 0 0
T39 0 516 0 0
T40 0 1028 0 0
T41 0 3523 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 576025763 3142001 0 0
T1 419661 832 0 0
T2 608937 4776 0 0
T3 30762 832 0 0
T4 420051 1088 0 0
T5 125337 832 0 0
T6 637705 1856 0 0
T7 9540 832 0 0
T8 9803 832 0 0
T9 1320924 19974 0 0
T10 440489 0 0 0
T11 0 3 0 0
T12 0 400 0 0
T30 2032 132 0 0
T31 0 2007 0 0
T33 0 10989 0 0
T39 0 516 0 0
T40 0 1028 0 0
T41 0 3523 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 576025763 3142001 0 0
T1 419661 832 0 0
T2 608937 4776 0 0
T3 30762 832 0 0
T4 420051 1088 0 0
T5 125337 832 0 0
T6 637705 1856 0 0
T7 9540 832 0 0
T8 9803 832 0 0
T9 1320924 19974 0 0
T10 440489 0 0 0
T11 0 3 0 0
T12 0 400 0 0
T30 2032 132 0 0
T31 0 2007 0 0
T33 0 10989 0 0
T39 0 516 0 0
T40 0 1028 0 0
T41 0 3523 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 434680643 1991332 0 0
gen_wmask[1].MaskCheckPortA_A 434680643 1991332 0 0
gen_wmask[2].MaskCheckPortA_A 434680643 1991332 0 0
gen_wmask[3].MaskCheckPortA_A 434680643 1991332 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 434680643 1991332 0 0
T1 419661 832 0 0
T2 149231 1478 0 0
T3 13034 832 0 0
T4 350534 1088 0 0
T5 100505 832 0 0
T6 558351 1856 0 0
T7 9380 832 0 0
T8 8019 832 0 0
T9 354565 10816 0 0
T10 385277 0 0 0
T30 0 22 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 434680643 1991332 0 0
T1 419661 832 0 0
T2 149231 1478 0 0
T3 13034 832 0 0
T4 350534 1088 0 0
T5 100505 832 0 0
T6 558351 1856 0 0
T7 9380 832 0 0
T8 8019 832 0 0
T9 354565 10816 0 0
T10 385277 0 0 0
T30 0 22 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 434680643 1991332 0 0
T1 419661 832 0 0
T2 149231 1478 0 0
T3 13034 832 0 0
T4 350534 1088 0 0
T5 100505 832 0 0
T6 558351 1856 0 0
T7 9380 832 0 0
T8 8019 832 0 0
T9 354565 10816 0 0
T10 385277 0 0 0
T30 0 22 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 434680643 1991332 0 0
T1 419661 832 0 0
T2 149231 1478 0 0
T3 13034 832 0 0
T4 350534 1088 0 0
T5 100505 832 0 0
T6 558351 1856 0 0
T7 9380 832 0 0
T8 8019 832 0 0
T9 354565 10816 0 0
T10 385277 0 0 0
T30 0 22 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T9,T30
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T9,T30
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 141345120 1150669 0 0
gen_wmask[1].MaskCheckPortA_A 141345120 1150669 0 0
gen_wmask[2].MaskCheckPortA_A 141345120 1150669 0 0
gen_wmask[3].MaskCheckPortA_A 141345120 1150669 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 141345120 1150669 0 0
T2 459706 3298 0 0
T3 17728 0 0 0
T4 69517 0 0 0
T5 24832 0 0 0
T6 79354 0 0 0
T7 160 0 0 0
T8 1784 0 0 0
T9 966359 9158 0 0
T10 55212 0 0 0
T11 0 3 0 0
T12 0 400 0 0
T30 2032 110 0 0
T31 0 2007 0 0
T33 0 10989 0 0
T39 0 516 0 0
T40 0 1028 0 0
T41 0 3523 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 141345120 1150669 0 0
T2 459706 3298 0 0
T3 17728 0 0 0
T4 69517 0 0 0
T5 24832 0 0 0
T6 79354 0 0 0
T7 160 0 0 0
T8 1784 0 0 0
T9 966359 9158 0 0
T10 55212 0 0 0
T11 0 3 0 0
T12 0 400 0 0
T30 2032 110 0 0
T31 0 2007 0 0
T33 0 10989 0 0
T39 0 516 0 0
T40 0 1028 0 0
T41 0 3523 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 141345120 1150669 0 0
T2 459706 3298 0 0
T3 17728 0 0 0
T4 69517 0 0 0
T5 24832 0 0 0
T6 79354 0 0 0
T7 160 0 0 0
T8 1784 0 0 0
T9 966359 9158 0 0
T10 55212 0 0 0
T11 0 3 0 0
T12 0 400 0 0
T30 2032 110 0 0
T31 0 2007 0 0
T33 0 10989 0 0
T39 0 516 0 0
T40 0 1028 0 0
T41 0 3523 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 141345120 1150669 0 0
T2 459706 3298 0 0
T3 17728 0 0 0
T4 69517 0 0 0
T5 24832 0 0 0
T6 79354 0 0 0
T7 160 0 0 0
T8 1784 0 0 0
T9 966359 9158 0 0
T10 55212 0 0 0
T11 0 3 0 0
T12 0 400 0 0
T30 2032 110 0 0
T31 0 2007 0 0
T33 0 10989 0 0
T39 0 516 0 0
T40 0 1028 0 0
T41 0 3523 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%