Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
20008171 |
0 |
0 |
T1 |
52020 |
1626 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
9113 |
0 |
0 |
T5 |
24832 |
7944 |
0 |
0 |
T6 |
79354 |
27107 |
0 |
0 |
T7 |
160 |
98 |
0 |
0 |
T8 |
1784 |
468 |
0 |
0 |
T9 |
966359 |
221128 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
3970 |
0 |
0 |
T12 |
0 |
75637 |
0 |
0 |
T33 |
0 |
226134 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
113144174 |
0 |
0 |
T1 |
52020 |
52020 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
17728 |
0 |
0 |
T4 |
69517 |
69517 |
0 |
0 |
T5 |
24832 |
24346 |
0 |
0 |
T6 |
79354 |
79354 |
0 |
0 |
T7 |
160 |
160 |
0 |
0 |
T8 |
1784 |
1784 |
0 |
0 |
T9 |
966359 |
961945 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
28714 |
0 |
0 |
T12 |
0 |
397833 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
113144174 |
0 |
0 |
T1 |
52020 |
52020 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
17728 |
0 |
0 |
T4 |
69517 |
69517 |
0 |
0 |
T5 |
24832 |
24346 |
0 |
0 |
T6 |
79354 |
79354 |
0 |
0 |
T7 |
160 |
160 |
0 |
0 |
T8 |
1784 |
1784 |
0 |
0 |
T9 |
966359 |
961945 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
28714 |
0 |
0 |
T12 |
0 |
397833 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
113144174 |
0 |
0 |
T1 |
52020 |
52020 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
17728 |
0 |
0 |
T4 |
69517 |
69517 |
0 |
0 |
T5 |
24832 |
24346 |
0 |
0 |
T6 |
79354 |
79354 |
0 |
0 |
T7 |
160 |
160 |
0 |
0 |
T8 |
1784 |
1784 |
0 |
0 |
T9 |
966359 |
961945 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
28714 |
0 |
0 |
T12 |
0 |
397833 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
20008171 |
0 |
0 |
T1 |
52020 |
1626 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
9113 |
0 |
0 |
T5 |
24832 |
7944 |
0 |
0 |
T6 |
79354 |
27107 |
0 |
0 |
T7 |
160 |
98 |
0 |
0 |
T8 |
1784 |
468 |
0 |
0 |
T9 |
966359 |
221128 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
3970 |
0 |
0 |
T12 |
0 |
75637 |
0 |
0 |
T33 |
0 |
226134 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
21008451 |
0 |
0 |
T1 |
52020 |
1732 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
9405 |
0 |
0 |
T5 |
24832 |
8196 |
0 |
0 |
T6 |
79354 |
28322 |
0 |
0 |
T7 |
160 |
96 |
0 |
0 |
T8 |
1784 |
528 |
0 |
0 |
T9 |
966359 |
233219 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
4096 |
0 |
0 |
T12 |
0 |
78217 |
0 |
0 |
T33 |
0 |
237995 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
113144174 |
0 |
0 |
T1 |
52020 |
52020 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
17728 |
0 |
0 |
T4 |
69517 |
69517 |
0 |
0 |
T5 |
24832 |
24346 |
0 |
0 |
T6 |
79354 |
79354 |
0 |
0 |
T7 |
160 |
160 |
0 |
0 |
T8 |
1784 |
1784 |
0 |
0 |
T9 |
966359 |
961945 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
28714 |
0 |
0 |
T12 |
0 |
397833 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
113144174 |
0 |
0 |
T1 |
52020 |
52020 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
17728 |
0 |
0 |
T4 |
69517 |
69517 |
0 |
0 |
T5 |
24832 |
24346 |
0 |
0 |
T6 |
79354 |
79354 |
0 |
0 |
T7 |
160 |
160 |
0 |
0 |
T8 |
1784 |
1784 |
0 |
0 |
T9 |
966359 |
961945 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
28714 |
0 |
0 |
T12 |
0 |
397833 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
113144174 |
0 |
0 |
T1 |
52020 |
52020 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
17728 |
0 |
0 |
T4 |
69517 |
69517 |
0 |
0 |
T5 |
24832 |
24346 |
0 |
0 |
T6 |
79354 |
79354 |
0 |
0 |
T7 |
160 |
160 |
0 |
0 |
T8 |
1784 |
1784 |
0 |
0 |
T9 |
966359 |
961945 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
28714 |
0 |
0 |
T12 |
0 |
397833 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
21008451 |
0 |
0 |
T1 |
52020 |
1732 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
9405 |
0 |
0 |
T5 |
24832 |
8196 |
0 |
0 |
T6 |
79354 |
28322 |
0 |
0 |
T7 |
160 |
96 |
0 |
0 |
T8 |
1784 |
528 |
0 |
0 |
T9 |
966359 |
233219 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
4096 |
0 |
0 |
T12 |
0 |
78217 |
0 |
0 |
T33 |
0 |
237995 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
113144174 |
0 |
0 |
T1 |
52020 |
52020 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
17728 |
0 |
0 |
T4 |
69517 |
69517 |
0 |
0 |
T5 |
24832 |
24346 |
0 |
0 |
T6 |
79354 |
79354 |
0 |
0 |
T7 |
160 |
160 |
0 |
0 |
T8 |
1784 |
1784 |
0 |
0 |
T9 |
966359 |
961945 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
28714 |
0 |
0 |
T12 |
0 |
397833 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
113144174 |
0 |
0 |
T1 |
52020 |
52020 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
17728 |
0 |
0 |
T4 |
69517 |
69517 |
0 |
0 |
T5 |
24832 |
24346 |
0 |
0 |
T6 |
79354 |
79354 |
0 |
0 |
T7 |
160 |
160 |
0 |
0 |
T8 |
1784 |
1784 |
0 |
0 |
T9 |
966359 |
961945 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
28714 |
0 |
0 |
T12 |
0 |
397833 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
113144174 |
0 |
0 |
T1 |
52020 |
52020 |
0 |
0 |
T2 |
459706 |
0 |
0 |
0 |
T3 |
17728 |
17728 |
0 |
0 |
T4 |
69517 |
69517 |
0 |
0 |
T5 |
24832 |
24346 |
0 |
0 |
T6 |
79354 |
79354 |
0 |
0 |
T7 |
160 |
160 |
0 |
0 |
T8 |
1784 |
1784 |
0 |
0 |
T9 |
966359 |
961945 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T11 |
0 |
28714 |
0 |
0 |
T12 |
0 |
397833 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T30,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T10,T30 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T10,T30 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T30,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T10,T30 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T30,T31 |
1 | 0 | 1 | Covered | T2,T30,T31 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T30,T31 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T30,T31 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T30,T31 |
1 | 0 | Covered | T2,T30,T31 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T30,T31 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T10,T30 |
0 |
0 |
Covered |
T2,T10,T30 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T30,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
5427440 |
0 |
0 |
T2 |
459706 |
45768 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
0 |
0 |
0 |
T5 |
24832 |
0 |
0 |
0 |
T6 |
79354 |
0 |
0 |
0 |
T7 |
160 |
0 |
0 |
0 |
T8 |
1784 |
0 |
0 |
0 |
T9 |
966359 |
0 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T13 |
0 |
52383 |
0 |
0 |
T22 |
0 |
231 |
0 |
0 |
T24 |
0 |
50436 |
0 |
0 |
T25 |
0 |
26188 |
0 |
0 |
T27 |
0 |
1223 |
0 |
0 |
T30 |
2032 |
648 |
0 |
0 |
T31 |
0 |
23504 |
0 |
0 |
T33 |
0 |
11190 |
0 |
0 |
T34 |
0 |
30337 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
26918802 |
0 |
0 |
T2 |
459706 |
454216 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
0 |
0 |
0 |
T5 |
24832 |
0 |
0 |
0 |
T6 |
79354 |
0 |
0 |
0 |
T7 |
160 |
0 |
0 |
0 |
T8 |
1784 |
0 |
0 |
0 |
T9 |
966359 |
0 |
0 |
0 |
T10 |
55212 |
53912 |
0 |
0 |
T13 |
0 |
102368 |
0 |
0 |
T22 |
0 |
1312 |
0 |
0 |
T24 |
0 |
308784 |
0 |
0 |
T25 |
0 |
119880 |
0 |
0 |
T30 |
2032 |
2032 |
0 |
0 |
T31 |
0 |
66480 |
0 |
0 |
T33 |
0 |
37760 |
0 |
0 |
T34 |
0 |
158240 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
26918802 |
0 |
0 |
T2 |
459706 |
454216 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
0 |
0 |
0 |
T5 |
24832 |
0 |
0 |
0 |
T6 |
79354 |
0 |
0 |
0 |
T7 |
160 |
0 |
0 |
0 |
T8 |
1784 |
0 |
0 |
0 |
T9 |
966359 |
0 |
0 |
0 |
T10 |
55212 |
53912 |
0 |
0 |
T13 |
0 |
102368 |
0 |
0 |
T22 |
0 |
1312 |
0 |
0 |
T24 |
0 |
308784 |
0 |
0 |
T25 |
0 |
119880 |
0 |
0 |
T30 |
2032 |
2032 |
0 |
0 |
T31 |
0 |
66480 |
0 |
0 |
T33 |
0 |
37760 |
0 |
0 |
T34 |
0 |
158240 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
26918802 |
0 |
0 |
T2 |
459706 |
454216 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
0 |
0 |
0 |
T5 |
24832 |
0 |
0 |
0 |
T6 |
79354 |
0 |
0 |
0 |
T7 |
160 |
0 |
0 |
0 |
T8 |
1784 |
0 |
0 |
0 |
T9 |
966359 |
0 |
0 |
0 |
T10 |
55212 |
53912 |
0 |
0 |
T13 |
0 |
102368 |
0 |
0 |
T22 |
0 |
1312 |
0 |
0 |
T24 |
0 |
308784 |
0 |
0 |
T25 |
0 |
119880 |
0 |
0 |
T30 |
2032 |
2032 |
0 |
0 |
T31 |
0 |
66480 |
0 |
0 |
T33 |
0 |
37760 |
0 |
0 |
T34 |
0 |
158240 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
5427440 |
0 |
0 |
T2 |
459706 |
45768 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
0 |
0 |
0 |
T5 |
24832 |
0 |
0 |
0 |
T6 |
79354 |
0 |
0 |
0 |
T7 |
160 |
0 |
0 |
0 |
T8 |
1784 |
0 |
0 |
0 |
T9 |
966359 |
0 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T13 |
0 |
52383 |
0 |
0 |
T22 |
0 |
231 |
0 |
0 |
T24 |
0 |
50436 |
0 |
0 |
T25 |
0 |
26188 |
0 |
0 |
T27 |
0 |
1223 |
0 |
0 |
T30 |
2032 |
648 |
0 |
0 |
T31 |
0 |
23504 |
0 |
0 |
T33 |
0 |
11190 |
0 |
0 |
T34 |
0 |
30337 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T10,T30 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T10,T30 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T30,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T10,T30 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T30,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T30,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T10,T30 |
0 |
0 |
Covered |
T2,T10,T30 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T30,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
174436 |
0 |
0 |
T2 |
459706 |
1478 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
0 |
0 |
0 |
T5 |
24832 |
0 |
0 |
0 |
T6 |
79354 |
0 |
0 |
0 |
T7 |
160 |
0 |
0 |
0 |
T8 |
1784 |
0 |
0 |
0 |
T9 |
966359 |
0 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T13 |
0 |
1681 |
0 |
0 |
T22 |
0 |
7 |
0 |
0 |
T24 |
0 |
1627 |
0 |
0 |
T25 |
0 |
842 |
0 |
0 |
T27 |
0 |
39 |
0 |
0 |
T30 |
2032 |
22 |
0 |
0 |
T31 |
0 |
752 |
0 |
0 |
T33 |
0 |
361 |
0 |
0 |
T34 |
0 |
978 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
26918802 |
0 |
0 |
T2 |
459706 |
454216 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
0 |
0 |
0 |
T5 |
24832 |
0 |
0 |
0 |
T6 |
79354 |
0 |
0 |
0 |
T7 |
160 |
0 |
0 |
0 |
T8 |
1784 |
0 |
0 |
0 |
T9 |
966359 |
0 |
0 |
0 |
T10 |
55212 |
53912 |
0 |
0 |
T13 |
0 |
102368 |
0 |
0 |
T22 |
0 |
1312 |
0 |
0 |
T24 |
0 |
308784 |
0 |
0 |
T25 |
0 |
119880 |
0 |
0 |
T30 |
2032 |
2032 |
0 |
0 |
T31 |
0 |
66480 |
0 |
0 |
T33 |
0 |
37760 |
0 |
0 |
T34 |
0 |
158240 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
26918802 |
0 |
0 |
T2 |
459706 |
454216 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
0 |
0 |
0 |
T5 |
24832 |
0 |
0 |
0 |
T6 |
79354 |
0 |
0 |
0 |
T7 |
160 |
0 |
0 |
0 |
T8 |
1784 |
0 |
0 |
0 |
T9 |
966359 |
0 |
0 |
0 |
T10 |
55212 |
53912 |
0 |
0 |
T13 |
0 |
102368 |
0 |
0 |
T22 |
0 |
1312 |
0 |
0 |
T24 |
0 |
308784 |
0 |
0 |
T25 |
0 |
119880 |
0 |
0 |
T30 |
2032 |
2032 |
0 |
0 |
T31 |
0 |
66480 |
0 |
0 |
T33 |
0 |
37760 |
0 |
0 |
T34 |
0 |
158240 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
26918802 |
0 |
0 |
T2 |
459706 |
454216 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
0 |
0 |
0 |
T5 |
24832 |
0 |
0 |
0 |
T6 |
79354 |
0 |
0 |
0 |
T7 |
160 |
0 |
0 |
0 |
T8 |
1784 |
0 |
0 |
0 |
T9 |
966359 |
0 |
0 |
0 |
T10 |
55212 |
53912 |
0 |
0 |
T13 |
0 |
102368 |
0 |
0 |
T22 |
0 |
1312 |
0 |
0 |
T24 |
0 |
308784 |
0 |
0 |
T25 |
0 |
119880 |
0 |
0 |
T30 |
2032 |
2032 |
0 |
0 |
T31 |
0 |
66480 |
0 |
0 |
T33 |
0 |
37760 |
0 |
0 |
T34 |
0 |
158240 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141345120 |
174436 |
0 |
0 |
T2 |
459706 |
1478 |
0 |
0 |
T3 |
17728 |
0 |
0 |
0 |
T4 |
69517 |
0 |
0 |
0 |
T5 |
24832 |
0 |
0 |
0 |
T6 |
79354 |
0 |
0 |
0 |
T7 |
160 |
0 |
0 |
0 |
T8 |
1784 |
0 |
0 |
0 |
T9 |
966359 |
0 |
0 |
0 |
T10 |
55212 |
0 |
0 |
0 |
T13 |
0 |
1681 |
0 |
0 |
T22 |
0 |
7 |
0 |
0 |
T24 |
0 |
1627 |
0 |
0 |
T25 |
0 |
842 |
0 |
0 |
T27 |
0 |
39 |
0 |
0 |
T30 |
2032 |
22 |
0 |
0 |
T31 |
0 |
752 |
0 |
0 |
T33 |
0 |
361 |
0 |
0 |
T34 |
0 |
978 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434680643 |
2970675 |
0 |
0 |
T1 |
419661 |
836 |
0 |
0 |
T2 |
149231 |
0 |
0 |
0 |
T3 |
13034 |
836 |
0 |
0 |
T4 |
350534 |
1088 |
0 |
0 |
T5 |
100505 |
832 |
0 |
0 |
T6 |
558351 |
1856 |
0 |
0 |
T7 |
9380 |
2522 |
0 |
0 |
T8 |
8019 |
832 |
0 |
0 |
T9 |
354565 |
26477 |
0 |
0 |
T10 |
385277 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
9152 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434680643 |
434594607 |
0 |
0 |
T1 |
419661 |
419578 |
0 |
0 |
T2 |
149231 |
149166 |
0 |
0 |
T3 |
13034 |
12960 |
0 |
0 |
T4 |
350534 |
350468 |
0 |
0 |
T5 |
100505 |
100448 |
0 |
0 |
T6 |
558351 |
558275 |
0 |
0 |
T7 |
9380 |
9301 |
0 |
0 |
T8 |
8019 |
7929 |
0 |
0 |
T9 |
354565 |
354497 |
0 |
0 |
T10 |
385277 |
385195 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434680643 |
434594607 |
0 |
0 |
T1 |
419661 |
419578 |
0 |
0 |
T2 |
149231 |
149166 |
0 |
0 |
T3 |
13034 |
12960 |
0 |
0 |
T4 |
350534 |
350468 |
0 |
0 |
T5 |
100505 |
100448 |
0 |
0 |
T6 |
558351 |
558275 |
0 |
0 |
T7 |
9380 |
9301 |
0 |
0 |
T8 |
8019 |
7929 |
0 |
0 |
T9 |
354565 |
354497 |
0 |
0 |
T10 |
385277 |
385195 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434680643 |
434594607 |
0 |
0 |
T1 |
419661 |
419578 |
0 |
0 |
T2 |
149231 |
149166 |
0 |
0 |
T3 |
13034 |
12960 |
0 |
0 |
T4 |
350534 |
350468 |
0 |
0 |
T5 |
100505 |
100448 |
0 |
0 |
T6 |
558351 |
558275 |
0 |
0 |
T7 |
9380 |
9301 |
0 |
0 |
T8 |
8019 |
7929 |
0 |
0 |
T9 |
354565 |
354497 |
0 |
0 |
T10 |
385277 |
385195 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434680643 |
2970675 |
0 |
0 |
T1 |
419661 |
836 |
0 |
0 |
T2 |
149231 |
0 |
0 |
0 |
T3 |
13034 |
836 |
0 |
0 |
T4 |
350534 |
1088 |
0 |
0 |
T5 |
100505 |
832 |
0 |
0 |
T6 |
558351 |
1856 |
0 |
0 |
T7 |
9380 |
2522 |
0 |
0 |
T8 |
8019 |
832 |
0 |
0 |
T9 |
354565 |
26477 |
0 |
0 |
T10 |
385277 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
9152 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434680643 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434680643 |
434594607 |
0 |
0 |
T1 |
419661 |
419578 |
0 |
0 |
T2 |
149231 |
149166 |
0 |
0 |
T3 |
13034 |
12960 |
0 |
0 |
T4 |
350534 |
350468 |
0 |
0 |
T5 |
100505 |
100448 |
0 |
0 |
T6 |
558351 |
558275 |
0 |
0 |
T7 |
9380 |
9301 |
0 |
0 |
T8 |
8019 |
7929 |
0 |
0 |
T9 |
354565 |
354497 |
0 |
0 |
T10 |
385277 |
385195 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434680643 |
434594607 |
0 |
0 |
T1 |
419661 |
419578 |
0 |
0 |
T2 |
149231 |
149166 |
0 |
0 |
T3 |
13034 |
12960 |
0 |
0 |
T4 |
350534 |
350468 |
0 |
0 |
T5 |
100505 |
100448 |
0 |
0 |
T6 |
558351 |
558275 |
0 |
0 |
T7 |
9380 |
9301 |
0 |
0 |
T8 |
8019 |
7929 |
0 |
0 |
T9 |
354565 |
354497 |
0 |
0 |
T10 |
385277 |
385195 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434680643 |
434594607 |
0 |
0 |
T1 |
419661 |
419578 |
0 |
0 |
T2 |
149231 |
149166 |
0 |
0 |
T3 |
13034 |
12960 |
0 |
0 |
T4 |
350534 |
350468 |
0 |
0 |
T5 |
100505 |
100448 |
0 |
0 |
T6 |
558351 |
558275 |
0 |
0 |
T7 |
9380 |
9301 |
0 |
0 |
T8 |
8019 |
7929 |
0 |
0 |
T9 |
354565 |
354497 |
0 |
0 |
T10 |
385277 |
385195 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434680643 |
0 |
0 |
0 |